The impact of process variation in deep-submicron technologies is especially pronounced for SRAM architectures which must meet demands for higher density and higher performance at increased levels of integration. Due to the complex structure of SRAM, estimating the effect of process variation accurately has become very challenging. In this paper, we address this challenge in the context of estimating SRAM timing variation. Specifically, we introduce a method called loop flattening that demonstrates how the evaluation of the timing statistics in the complex, highly structured circuit can be reduced to that of a single chain of component circuits. To then very quickly evaluate the timing delay of a single chain, we employ a statistical method...
Circuit variation is one of the biggest problems to overcome if Moore\u27s Law is to continue. It is...
Systems have been designed and synthesized using CMOS technology for many years, with improvements i...
The scaling of MOSFETs has improved performance and lowered the cost per function of CMOS integrated...
Aggressive technology scaling has led to the progressive de gradation of transistor performances due...
University of Minnesota Ph.D. dissertation. July 2010. Major: Electrical Engineering. Advisor: Sachi...
The move to deep submicron processes has brought about new problems that designers must contend with...
MasterThe variations of process parameters have increased due to the continued scaling down of semic...
As transistor dimensions of Static Random AccessMemory (SRAM) become smaller with each new technolog...
With aggressive scaling of CMOS technologies, MOSFET devices are subject to increasing amounts of in...
Abstract—As process variations become a significant problem in deep sub-micron technology, a shift f...
Abstract—This paper presents novel techniques for timing yield optimization and for yield estimation...
Variability is an important aspect of SRAM cell design. Failure probabilities of Pfail=10-10 have to...
DoctorAggressive technology scaling in feature size has propelled designers to integrate millions of...
In this paper we report a set of statistical static timing (SSTA) studies performed on a UMC test ch...
International audienceControlling the process parameters becomes more and more difficult with the ad...
Circuit variation is one of the biggest problems to overcome if Moore\u27s Law is to continue. It is...
Systems have been designed and synthesized using CMOS technology for many years, with improvements i...
The scaling of MOSFETs has improved performance and lowered the cost per function of CMOS integrated...
Aggressive technology scaling has led to the progressive de gradation of transistor performances due...
University of Minnesota Ph.D. dissertation. July 2010. Major: Electrical Engineering. Advisor: Sachi...
The move to deep submicron processes has brought about new problems that designers must contend with...
MasterThe variations of process parameters have increased due to the continued scaling down of semic...
As transistor dimensions of Static Random AccessMemory (SRAM) become smaller with each new technolog...
With aggressive scaling of CMOS technologies, MOSFET devices are subject to increasing amounts of in...
Abstract—As process variations become a significant problem in deep sub-micron technology, a shift f...
Abstract—This paper presents novel techniques for timing yield optimization and for yield estimation...
Variability is an important aspect of SRAM cell design. Failure probabilities of Pfail=10-10 have to...
DoctorAggressive technology scaling in feature size has propelled designers to integrate millions of...
In this paper we report a set of statistical static timing (SSTA) studies performed on a UMC test ch...
International audienceControlling the process parameters becomes more and more difficult with the ad...
Circuit variation is one of the biggest problems to overcome if Moore\u27s Law is to continue. It is...
Systems have been designed and synthesized using CMOS technology for many years, with improvements i...
The scaling of MOSFETs has improved performance and lowered the cost per function of CMOS integrated...