A 6-bit highly digital flash ADC is implemented in a 0.18 mum CMOS process. The ADC operates in the subthreshold regime down to 200 mV and employs comparator redundancy and reconfigurability to improve linearity. The low-voltage sampling switch employs voltage boosting, stacking and feedback to reduce leakage. Common-mode rejection is implemented digitally via an IIR filter. The minimum FOM of the ADC is 125 fJ/conversion-step at a 0.4 V supply, where it achieves an ENOB of 5.05 at 400 kS/s. The clocked comparators' switching thresholds are adjusted through a combination of device sizing and stacking. A quadratic relationship between the amount of device stacking and the strength of an input network in the subthreshold regime is derived, de...
A 4-bit, 2.5 V modified flash analogue-to-digital converter (ADC) has been designed. In this design,...
Analog-to-digital(A/D) converters provide the connection between analog and digital signals. The ar...
This paper presents a design of a high speed Comparator design using 65nm digital CMOS technology on...
A 2.5 GS/s flash ADC, fabricated in 90nm CMOS utilizes comparator redundancy to avoid traditional po...
A 6-bits 6-GS/s flash ADC is presented. Single stage integrators are proposed as preamplifiers to dr...
A conventional flash analog-to-digital converter (ADC) with a Wallace tree encoder ensures monotonic...
This paper describes a high-speed low-power subranging Flash ADC designed in 90nm Mixed-Mode CMOS pr...
This thesis describes research on very-high-sampling-rate, moderate-resolution, CMOS, analog-to-digi...
Abstract- This paper describes a high-speed low-power sub ranging Flash ADC designed in 90nm Mixed-M...
A CMOS flash analog-to-digital converter (ADC) designed for high speed and low voltage is presented....
This paper presents a low-area 8-bit flash ADC that consumes low power. The flash ADC includes four ...
The Analog to Digital converters play an imperative role in today’s electronic systems world. Curren...
Abstract- The design of low-power, medium resolution flash 2.5 mA. The supply voltage is 3.3 V givin...
This paper presents the design of a comparator with low power, low offset voltage, high resolution, ...
A novel low-power kick-back reduced comparator for use in high-speed flash analog-to-digital convert...
A 4-bit, 2.5 V modified flash analogue-to-digital converter (ADC) has been designed. In this design,...
Analog-to-digital(A/D) converters provide the connection between analog and digital signals. The ar...
This paper presents a design of a high speed Comparator design using 65nm digital CMOS technology on...
A 2.5 GS/s flash ADC, fabricated in 90nm CMOS utilizes comparator redundancy to avoid traditional po...
A 6-bits 6-GS/s flash ADC is presented. Single stage integrators are proposed as preamplifiers to dr...
A conventional flash analog-to-digital converter (ADC) with a Wallace tree encoder ensures monotonic...
This paper describes a high-speed low-power subranging Flash ADC designed in 90nm Mixed-Mode CMOS pr...
This thesis describes research on very-high-sampling-rate, moderate-resolution, CMOS, analog-to-digi...
Abstract- This paper describes a high-speed low-power sub ranging Flash ADC designed in 90nm Mixed-M...
A CMOS flash analog-to-digital converter (ADC) designed for high speed and low voltage is presented....
This paper presents a low-area 8-bit flash ADC that consumes low power. The flash ADC includes four ...
The Analog to Digital converters play an imperative role in today’s electronic systems world. Curren...
Abstract- The design of low-power, medium resolution flash 2.5 mA. The supply voltage is 3.3 V givin...
This paper presents the design of a comparator with low power, low offset voltage, high resolution, ...
A novel low-power kick-back reduced comparator for use in high-speed flash analog-to-digital convert...
A 4-bit, 2.5 V modified flash analogue-to-digital converter (ADC) has been designed. In this design,...
Analog-to-digital(A/D) converters provide the connection between analog and digital signals. The ar...
This paper presents a design of a high speed Comparator design using 65nm digital CMOS technology on...