Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer Science, 2007.Includes bibliographical references (p. 251-258).Current-day microprocessors have reached the point of diminishing returns due to inherent scalability limitations. This thesis examines the tiled microprocessor, a class of microprocessor which is physically scalable but inherits many of the desirable properties of conventional microprocessors. Tiled microprocessors are composed of an array of replicated tiles connected by a special class of network, the Scalar Operand Network (SON), which is optimized for low-latency, low-occupancy communication between remote ALUs on different tiles. Tiled microprocessors can be constructed to ...
Thesis (M. Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Compute...
To maximize the performance of wide-issue superscalar out-of-order microprocessors, the issue stage ...
Ensuring the continuous scaling of parallel applications is challenging on many-core processors, due...
Thesis (M. Eng. and S.B.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering an...
Thesis (M. Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Compute...
This thesis is concerned with hardware approaches for maximizing the number of independent instructi...
How to effectively use the increasing number of transistors available on a single chip while avoidin...
With the end of exponential performance improvements in sequential computers, parallel computers, du...
Nanoscale systems on chip will integrate billion-gate designs. The challenge is to find a scalable H...
dissertationWith the explosion of chip transistor counts, the semiconductor industry has struggled w...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Thesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
Future performance improvements must come from the exploitation of concurrency at all levels. Recen...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Thesis (M. Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Compute...
To maximize the performance of wide-issue superscalar out-of-order microprocessors, the issue stage ...
Ensuring the continuous scaling of parallel applications is challenging on many-core processors, due...
Thesis (M. Eng. and S.B.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering an...
Thesis (M. Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Compute...
This thesis is concerned with hardware approaches for maximizing the number of independent instructi...
How to effectively use the increasing number of transistors available on a single chip while avoidin...
With the end of exponential performance improvements in sequential computers, parallel computers, du...
Nanoscale systems on chip will integrate billion-gate designs. The challenge is to find a scalable H...
dissertationWith the explosion of chip transistor counts, the semiconductor industry has struggled w...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Thesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
Future performance improvements must come from the exploitation of concurrency at all levels. Recen...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Thesis (M. Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Compute...
To maximize the performance of wide-issue superscalar out-of-order microprocessors, the issue stage ...
Ensuring the continuous scaling of parallel applications is challenging on many-core processors, due...