This thesis describes the design and implementation of an integrated circuit and associated packaging to be used as the building block for the data routing network of a large scale shared memory multiprocessor system. A general purpose multiprocessor depends on high-bandwidth, low-latency communications between computing elements. This thesis describes the design and construction of RN1, a novel self-routing, enhanced crossbar switch as a CMOS VLSI chip. This chip provides the basic building block for a scalable pipelined routing network with byte-wide data channels. A series of RN1 chips can be cascaded with no additional internal network components to form a multistage fault-tolerant routing switch. The chip is designed t...
Network processors afford a great degree of flexibility to current day routers, yet they still have ...
High-performance routers have the task of transmitting traffic in be-tween the nodes of the Internet...
Abstract—We describe the implementation of a 128×128 crossbar switch in 90nm CMOS standard-cell ASIC...
The design of a large, multistage interconnection network that has been successfully constructed and...
[[abstract]]© 1990 Institute of Electrical and Electronics Engineers-The design of a large, multista...
: A crossbar is the central element in the design of a non blocking switching fabric. The most commo...
The architecture and operation of a self routing crossbar switch with multiple channels per input an...
this paper presents implementation of 10x10 reconfigurable crossbar switch (RCS) architecture for Dy...
The advances in communication technologies, especially the Wavelength Division Multiplexing (WDM) te...
A selfrouting crossbar switch with multiple channels per input and output ports has been designed in...
This paper describes the design and development of routing chips used in a proprietary high-speed ne...
High-performance routers constitute the basic building blocks of the Internet. The wide majority of ...
High-performance routers constitute the basic building blocks of the Internet. The wide majority of ...
High-performance routers have the task of transmitting traffic in between the nodes of the Internet,...
This is widely accepted that Network-on-Chip represents a promising solution for forthcoming complex...
Network processors afford a great degree of flexibility to current day routers, yet they still have ...
High-performance routers have the task of transmitting traffic in be-tween the nodes of the Internet...
Abstract—We describe the implementation of a 128×128 crossbar switch in 90nm CMOS standard-cell ASIC...
The design of a large, multistage interconnection network that has been successfully constructed and...
[[abstract]]© 1990 Institute of Electrical and Electronics Engineers-The design of a large, multista...
: A crossbar is the central element in the design of a non blocking switching fabric. The most commo...
The architecture and operation of a self routing crossbar switch with multiple channels per input an...
this paper presents implementation of 10x10 reconfigurable crossbar switch (RCS) architecture for Dy...
The advances in communication technologies, especially the Wavelength Division Multiplexing (WDM) te...
A selfrouting crossbar switch with multiple channels per input and output ports has been designed in...
This paper describes the design and development of routing chips used in a proprietary high-speed ne...
High-performance routers constitute the basic building blocks of the Internet. The wide majority of ...
High-performance routers constitute the basic building blocks of the Internet. The wide majority of ...
High-performance routers have the task of transmitting traffic in between the nodes of the Internet,...
This is widely accepted that Network-on-Chip represents a promising solution for forthcoming complex...
Network processors afford a great degree of flexibility to current day routers, yet they still have ...
High-performance routers have the task of transmitting traffic in be-tween the nodes of the Internet...
Abstract—We describe the implementation of a 128×128 crossbar switch in 90nm CMOS standard-cell ASIC...