International audienceMultimedia applications such as video and image processing are often characterized by a huge number of data accesses. In many digital signal processing applications, array access patterns are regular and periodic. In these cases, optimized architectures using pipelined memory access controllers can be generated. In this paper, we focus on implementing memory interfacing modules that can be automatically generated from a high-level synthesis tool and which can efficiently handle predictable address patterns as well as random ones (i.e., dynamic address computations). The benefits of balancing dynamic address computations from datapath to dedicated computation units in the memory controller is also analyzed as well as op...
Abstract-- Telecommunication network management ap-plications often require application-specific ICs...
This paper presents a novel approach to the synthesis of interleaved memory systems that is especial...
Implementing DSP algorithms on single or multiple FPGAs has the advantages of short time to market, ...
International audienceMultimedia applications such as video and image processing are often character...
Multimedia applications such as video and image processing are often characterized by a large number...
International audienceMultimedia applications such as video and image processing are often character...
International audienceMultimedia applications are characterized by a large number of data accesses (...
Multimedia applications are often characterized by a large number of data accesses with regular and ...
. Telecommunication network management applications often require application-specific ICs that use ...
Modern embedded systems for DSP applications are increasingly being implemented on heterogeneous pro...
Exploiting Regularity has been the key to the success of many tech-niques for digital systems design...
Systems handle more and more complex applications. Processing increases faster than storage capaciti...
A major obstacle to successful high-level synthesis (HLS) of large-scale application-specified integ...
Abstract—An architectural feature commonly found in digital signal processors (DSPs) is multiple dat...
This paper presents DSP code optimization techniques, which originate from dedicated memory address ...
Abstract-- Telecommunication network management ap-plications often require application-specific ICs...
This paper presents a novel approach to the synthesis of interleaved memory systems that is especial...
Implementing DSP algorithms on single or multiple FPGAs has the advantages of short time to market, ...
International audienceMultimedia applications such as video and image processing are often character...
Multimedia applications such as video and image processing are often characterized by a large number...
International audienceMultimedia applications such as video and image processing are often character...
International audienceMultimedia applications are characterized by a large number of data accesses (...
Multimedia applications are often characterized by a large number of data accesses with regular and ...
. Telecommunication network management applications often require application-specific ICs that use ...
Modern embedded systems for DSP applications are increasingly being implemented on heterogeneous pro...
Exploiting Regularity has been the key to the success of many tech-niques for digital systems design...
Systems handle more and more complex applications. Processing increases faster than storage capaciti...
A major obstacle to successful high-level synthesis (HLS) of large-scale application-specified integ...
Abstract—An architectural feature commonly found in digital signal processors (DSPs) is multiple dat...
This paper presents DSP code optimization techniques, which originate from dedicated memory address ...
Abstract-- Telecommunication network management ap-plications often require application-specific ICs...
This paper presents a novel approach to the synthesis of interleaved memory systems that is especial...
Implementing DSP algorithms on single or multiple FPGAs has the advantages of short time to market, ...