International audienceIn this paper, we present a constraint programming-based approach for optimization of routing and reconfiguration overhead for a class of reconfigurable processor array architectures called weakly programmable. For a given set of different algorithms the execution of which is supposed to be switched upon request at run-time, we provide static solutions for optimal routing of data between processor elements as well as for minimization of the routing area and the reconfiguration overhead when switching between the execution of these algorithms. Our experiments confirm that our method can minimize routing overhead and reduce reconfiguration time significantly
Abstract—We propose a new FPGA routing approach that, when combined with a low-cost architecture cha...
Abstract. Synchronous Transfer Architecture (STA) is a coarse-grain reconfigurable hardware. It is m...
In recent decades, reconfigurable devices have been extensively researched to improve computer syste...
International audienceIn this paper, we present a constraint programming-based approach for optimiza...
International audienceIn this paper, we introduce a constraint programming-based approach for optimi...
International audienceIn this paper, we introduce a constraint programming- based approach for the o...
We describe algorithmic results for two crucial aspects of allocating resources on computational har...
Part 3: Session 3: Parallel ArchitecturesInternational audienceIn a multiprocessor array, some proce...
We deal with the problem of partitioning and mapping uniform loop nests onto physical processor arra...
We present an optimal and scalable permutation routing algorithm for three reconfigurable models bas...
Reconfigurable SRAM-based Field Programmable Gate Arrays (FPGAs) are everyday more attractive due to...
In this paper we consider the problem of reconfiguring processor arrays subject to computational loa...
(eng) We deal with the problem of partitioning and mapping uniform loop nests onto physical processo...
This paper addresses the NP-complete problem of reconfiguring two-dimensional degradable processor a...
Reconfigurable systems have been shown to achieve very high computational performance. However, the ...
Abstract—We propose a new FPGA routing approach that, when combined with a low-cost architecture cha...
Abstract. Synchronous Transfer Architecture (STA) is a coarse-grain reconfigurable hardware. It is m...
In recent decades, reconfigurable devices have been extensively researched to improve computer syste...
International audienceIn this paper, we present a constraint programming-based approach for optimiza...
International audienceIn this paper, we introduce a constraint programming-based approach for optimi...
International audienceIn this paper, we introduce a constraint programming- based approach for the o...
We describe algorithmic results for two crucial aspects of allocating resources on computational har...
Part 3: Session 3: Parallel ArchitecturesInternational audienceIn a multiprocessor array, some proce...
We deal with the problem of partitioning and mapping uniform loop nests onto physical processor arra...
We present an optimal and scalable permutation routing algorithm for three reconfigurable models bas...
Reconfigurable SRAM-based Field Programmable Gate Arrays (FPGAs) are everyday more attractive due to...
In this paper we consider the problem of reconfiguring processor arrays subject to computational loa...
(eng) We deal with the problem of partitioning and mapping uniform loop nests onto physical processo...
This paper addresses the NP-complete problem of reconfiguring two-dimensional degradable processor a...
Reconfigurable systems have been shown to achieve very high computational performance. However, the ...
Abstract—We propose a new FPGA routing approach that, when combined with a low-cost architecture cha...
Abstract. Synchronous Transfer Architecture (STA) is a coarse-grain reconfigurable hardware. It is m...
In recent decades, reconfigurable devices have been extensively researched to improve computer syste...