International audienceHigh-level architecture modeling languages, such as Architecture Analysis & Design Language (AADL), are gradually adopted in the design of embedded systems so that design choice verification, architecture exploration, and system property check- ing are carried out as early as possible. This paper presents our recent contributions to cope with clock-based timing analysis and validation of software architectures specified in AADL. In order to avoid semantics ambiguities of AADL, we mainly consider the AADL features related to real-time and logical time properties. We endue them with a semantics in the polychronous model of computation; this semantics is quickly reviewed. The semantics enables timing analysis, formal veri...
While synchrony and asynchrony are two distinct concepts of concurrency theory, effective and formal...
Embedded systems are ubiquitous in the modern world. They are microcomputers most often included inc...
International audienceThe increasing system complexity and time to market constraints are great chal...
International audienceHigh-level architecture modeling languages, such as Architecture Analysis & De...
International audienceHigh-level modeling languages and standards, such as Simulink, SysML, MARTE an...
International audienceArchitecture analysis & design language (AADL) has been increasingly adopted i...
The Architecture Analysis and Design Language (AADL) is a popular language for architectural modelin...
The Architecture Analysis and Design Language (AADL) is a popular language for architectural modelin...
International audienceThis article deals with performance verifications of architecture models of re...
International audienceThis paper investigates how state diagrams can be best represented in the poly...
To fill the gap between the modeling of real-time systems and the scheduling analysis, we propose a ...
The purpose of this document is to provide an analysis of the SAE standard AADL (AS5506) and submit ...
We present a toolset for the behavioral verification and validation of architectural models of embed...
While synchrony and asynchrony are two distinct concepts of concurrency theory, effective and formal...
Embedded systems are ubiquitous in the modern world. They are microcomputers most often included inc...
International audienceThe increasing system complexity and time to market constraints are great chal...
International audienceHigh-level architecture modeling languages, such as Architecture Analysis & De...
International audienceHigh-level modeling languages and standards, such as Simulink, SysML, MARTE an...
International audienceArchitecture analysis & design language (AADL) has been increasingly adopted i...
The Architecture Analysis and Design Language (AADL) is a popular language for architectural modelin...
The Architecture Analysis and Design Language (AADL) is a popular language for architectural modelin...
International audienceThis article deals with performance verifications of architecture models of re...
International audienceThis paper investigates how state diagrams can be best represented in the poly...
To fill the gap between the modeling of real-time systems and the scheduling analysis, we propose a ...
The purpose of this document is to provide an analysis of the SAE standard AADL (AS5506) and submit ...
We present a toolset for the behavioral verification and validation of architectural models of embed...
While synchrony and asynchrony are two distinct concepts of concurrency theory, effective and formal...
Embedded systems are ubiquitous in the modern world. They are microcomputers most often included inc...
International audienceThe increasing system complexity and time to market constraints are great chal...