The use of reconfigurable accelerators when designing heterogeneous system-on-chip has the potential to increase performance and reduce energy consumption. Indeed, these accelerators are commonly a adjunct to one (or more) processor(s) and unload intensive computations and treatments. The concept of dynamic reconfiguration, supported by some FPGA vendors, allows to consider more flexible systems including the ability to sequence the execution of accelerators on the same silicon area, while reducing resource requirements. However, dynamic reconfiguration may impact overall system performance and it is hard to estimate the impact of configuration decisions on energy consumption.. The main objective of this thesis is to provide an exploration ...
International audienceField Programmable Gate Array (FPGA) architectures, such as Xilinx's Virtex-4 ...
La reconfiguration dynamique des FPGA, malgré des caractéristiques intéressantes, peine à s installe...
As the power wall has become one of the main limiting factors for the performance of general purpose...
The use of reconfigurable accelerators when designing heterogeneous system-on-chip has the potential...
L'utilisation des accélérateurs reconfigurables, pour la conception de system-on-chip hétérogènes, o...
International audienceMinimizing the energy consumption and silicon area are usually two major chall...
International audienceIn the context of embedded systems development, two important challenges are t...
Les systèmes embarqués sur puce (SoC: Systems-on-Chip) sont devenus de plus en plus complexes grâce ...
Abstract: The paper describes a new approach of a flexible run-time system for handling dynamic func...
Embedded systems based on dynamically reconfigurable FPGAs allow hard ware accelerators to be swapp...
The design of heterogeneous system-on-chip platforms is complex with many possible combinations. Det...
The research presented in this manuscript focus on the design of dynamically reconfigurable systems....
Les capacités d'auto-reconfiguration des architectures FPGA modernes ouvrent la voie à des applicati...
International audienceField Programmable Gate Array (FPGA) architectures, such as Xilinx's Virtex-4 ...
La reconfiguration dynamique des FPGA, malgré des caractéristiques intéressantes, peine à s installe...
As the power wall has become one of the main limiting factors for the performance of general purpose...
The use of reconfigurable accelerators when designing heterogeneous system-on-chip has the potential...
L'utilisation des accélérateurs reconfigurables, pour la conception de system-on-chip hétérogènes, o...
International audienceMinimizing the energy consumption and silicon area are usually two major chall...
International audienceIn the context of embedded systems development, two important challenges are t...
Les systèmes embarqués sur puce (SoC: Systems-on-Chip) sont devenus de plus en plus complexes grâce ...
Abstract: The paper describes a new approach of a flexible run-time system for handling dynamic func...
Embedded systems based on dynamically reconfigurable FPGAs allow hard ware accelerators to be swapp...
The design of heterogeneous system-on-chip platforms is complex with many possible combinations. Det...
The research presented in this manuscript focus on the design of dynamically reconfigurable systems....
Les capacités d'auto-reconfiguration des architectures FPGA modernes ouvrent la voie à des applicati...
International audienceField Programmable Gate Array (FPGA) architectures, such as Xilinx's Virtex-4 ...
La reconfiguration dynamique des FPGA, malgré des caractéristiques intéressantes, peine à s installe...
As the power wall has become one of the main limiting factors for the performance of general purpose...