This paper develops a theoretical framework for the hazard-free gate-level implementation of speed-independent circuits specified by event-based models, such as signal transition graphs (for processes with AND causality and input choice) or their extension, called change diagrams (which allow OR-causality). It presents sufficient conditions, called the generalized monotonous cover requirements, for a hazard-free circuit to be built within a standard implementation structure. This structure consists of two-level simple-gate combinational logic and a row of latches, either a C-element or an AS-latch. A set of semantic-preserving transformations is defined that can be applied to an original behavioral description of the circuit so as to produc...
Methods for the synthesis of asynchronous circuits from signal transition graphs (STGs) have commonl...
Journal ArticleWe describe a technique to generate critical hazard-free tests for self-timed contro...
Methods for the synthesis of asynchronous circuits from Signal Transition Graphs (STGs) have commonl...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
Journal ArticleAbstract-This paper presents theory and algorithms for the synthesis of standard C-im...
Journal ArticleAbstract-This paper presents an efficient method for verifying hazard-freedom in gate...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
A synthesis procedure for asynchronous control circuits from a high level specification, signal tran...
A synthesis technique for asynchronous sequential control circuits from a high level specification, ...
Bibliography: leaves 158-167.xvii, 173 leaves ; 30 cm.Investigates two level logic synthesis of asyn...
This paper presents a set of sufficient conditions for the gate-level synthesis of speed-independent...
This paper presents an ecient method for verifying hazard-freedom in timed asynchronous circuits. Ti...
Journal ArticleThis paper presents an efficient method for verifying hazard freedom in timed asynchr...
Methods for the synthesis of asynchronous circuits from signal transition graphs (STGs) have commonl...
Journal ArticleWe describe a technique to generate critical hazard-free tests for self-timed contro...
Methods for the synthesis of asynchronous circuits from Signal Transition Graphs (STGs) have commonl...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
Journal ArticleAbstract-This paper presents theory and algorithms for the synthesis of standard C-im...
Journal ArticleAbstract-This paper presents an efficient method for verifying hazard-freedom in gate...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
A synthesis procedure for asynchronous control circuits from a high level specification, signal tran...
A synthesis technique for asynchronous sequential control circuits from a high level specification, ...
Bibliography: leaves 158-167.xvii, 173 leaves ; 30 cm.Investigates two level logic synthesis of asyn...
This paper presents a set of sufficient conditions for the gate-level synthesis of speed-independent...
This paper presents an ecient method for verifying hazard-freedom in timed asynchronous circuits. Ti...
Journal ArticleThis paper presents an efficient method for verifying hazard freedom in timed asynchr...
Methods for the synthesis of asynchronous circuits from signal transition graphs (STGs) have commonl...
Journal ArticleWe describe a technique to generate critical hazard-free tests for self-timed contro...
Methods for the synthesis of asynchronous circuits from Signal Transition Graphs (STGs) have commonl...