Accurate fault models are required to conduct the experiments defined in validation methodologies for highly reliable fault-tolerant computers (e.g., computers with a probability of failure of 10 to the -9 for a 10-hour mission). Described is a technique by which a researcher can evaluate the capability of the pin-level stuck-at fault model to simulate true error behavior symptoms in very large scale integrated (VLSI) digital circuits. The technique is based on a statistical comparison of the error behavior resulting from faults applied at the pin-level of and internal to a VLSI circuit. As an example of an application of the technique, the error behavior of a microprocessor simulation subjected to internal stuck-at faults is compared with ...
ABSTRACT: Current VLSI manufacturing processes suffer from larger defective parts ratio, partly due ...
AbstractIn VLSI chips the detail circuit implementation is unknown in nearly all cases; only the beh...
Coordinated Science Laboratory was formerly known as Control Systems LaboratoryNaval Electronics Sys...
This study describes an experimental analysis of the impact of gate and device-level faults in the p...
Chip-level modeling techniques in the evaluation of fault tolerant systems were researched. A fault ...
The cooperative agreement partly supported research leading to the open-literature publication cited...
AbstractThis project involves the real time simulation of hardware fault and analyzing the impact on...
The stuck fault detection efficiency of the test vectors developed for the MIL-M-38510/470 NASA was ...
109 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1986.Fault collapsing, test genera...
One of the main requirements for generating test patterns for analog and mixed-signal circuits is fa...
A new fault model is developed for estimating the coverage of physical defects in digital circuits f...
A simulation study is described which predicts the susceptibility of an advanced control system to e...
Analog circuits are usually tested by checking if their specifications are satisfied. This methodolo...
The modelling and testing of microelectronic circuits for different technologies are presented. Rapi...
The selection of adequate fault models is crucial to generating tests of high quality for complex di...
ABSTRACT: Current VLSI manufacturing processes suffer from larger defective parts ratio, partly due ...
AbstractIn VLSI chips the detail circuit implementation is unknown in nearly all cases; only the beh...
Coordinated Science Laboratory was formerly known as Control Systems LaboratoryNaval Electronics Sys...
This study describes an experimental analysis of the impact of gate and device-level faults in the p...
Chip-level modeling techniques in the evaluation of fault tolerant systems were researched. A fault ...
The cooperative agreement partly supported research leading to the open-literature publication cited...
AbstractThis project involves the real time simulation of hardware fault and analyzing the impact on...
The stuck fault detection efficiency of the test vectors developed for the MIL-M-38510/470 NASA was ...
109 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1986.Fault collapsing, test genera...
One of the main requirements for generating test patterns for analog and mixed-signal circuits is fa...
A new fault model is developed for estimating the coverage of physical defects in digital circuits f...
A simulation study is described which predicts the susceptibility of an advanced control system to e...
Analog circuits are usually tested by checking if their specifications are satisfied. This methodolo...
The modelling and testing of microelectronic circuits for different technologies are presented. Rapi...
The selection of adequate fault models is crucial to generating tests of high quality for complex di...
ABSTRACT: Current VLSI manufacturing processes suffer from larger defective parts ratio, partly due ...
AbstractIn VLSI chips the detail circuit implementation is unknown in nearly all cases; only the beh...
Coordinated Science Laboratory was formerly known as Control Systems LaboratoryNaval Electronics Sys...