A chip is described that will perform lossless compression and decompression using the Rice Algorithm. The chip set is designed to compress and decompress source data in real time for many applications. The encoder is designed to code at 20 M samples/second at MIL specifications. That corresponds to 280 Mbits/second at maximum quantization or approximately 500 Mbits/second under nominal conditions. The decoder is designed to decode at 10 M samples/second at industrial specifications. A wide range of quantization levels is allowed (4...14 bits) and both nearest neighbor prediction and external prediction are supported. When the pre and post processors are bypassed, the chip set performs high speed entropy coding and decoding. This frees the ...
The ongoing NASA/Harris Flexible High Speed Codec (FHSC) program is described. The program objective...
This thesis investigates how to improve the performance of lossless data compression hardware as a t...
This paper reports a VLSI implementation of the CCSDS standard Reed Solomon encoder circuit for the ...
With the increase in silicon densities, it is becoming feasible for compression systems to be implem...
This paper describes a hardware architectural design of a real-time counter based entropy coder at a...
Abstract—Integer compression techniques can generally be classified as bit-wise and byte-wise approa...
Installed communication systems for the more recent imagery rockets and satellites generally do not ...
Lossless data compression has been studied for many NASA missions to achieve the benefit of increase...
Includes bibliographical references (page 41)Before writing data to a storage medium or transmitting...
On-board lossless hyperspectral data compression reduces data volume in order to meet NASA and DoD l...
Advanced techniques for efficiently representing most forms of data are being implemented in practic...
With the increase in silicon densities, it is becoming feasible for compression systems to be implem...
Installed communication systems for the more recent imagery rockets and satellites generally do not ...
This report introduces a new lossless asymmetric single instruction multiple data codec designed for...
Efficient on-board lossless hyperspectral data compression reduces the data volume necessary to meet...
The ongoing NASA/Harris Flexible High Speed Codec (FHSC) program is described. The program objective...
This thesis investigates how to improve the performance of lossless data compression hardware as a t...
This paper reports a VLSI implementation of the CCSDS standard Reed Solomon encoder circuit for the ...
With the increase in silicon densities, it is becoming feasible for compression systems to be implem...
This paper describes a hardware architectural design of a real-time counter based entropy coder at a...
Abstract—Integer compression techniques can generally be classified as bit-wise and byte-wise approa...
Installed communication systems for the more recent imagery rockets and satellites generally do not ...
Lossless data compression has been studied for many NASA missions to achieve the benefit of increase...
Includes bibliographical references (page 41)Before writing data to a storage medium or transmitting...
On-board lossless hyperspectral data compression reduces data volume in order to meet NASA and DoD l...
Advanced techniques for efficiently representing most forms of data are being implemented in practic...
With the increase in silicon densities, it is becoming feasible for compression systems to be implem...
Installed communication systems for the more recent imagery rockets and satellites generally do not ...
This report introduces a new lossless asymmetric single instruction multiple data codec designed for...
Efficient on-board lossless hyperspectral data compression reduces the data volume necessary to meet...
The ongoing NASA/Harris Flexible High Speed Codec (FHSC) program is described. The program objective...
This thesis investigates how to improve the performance of lossless data compression hardware as a t...
This paper reports a VLSI implementation of the CCSDS standard Reed Solomon encoder circuit for the ...