Presented here is a formal specification and verification of a property of a quadruplicately redundant fault tolerant microprocessor system design. A complete listing of the formal specification of the system and the correctness theorems that are proved are given. The system performs the task of obtaining interactive consistency among the processors using a special instruction on the processors. The design is based on an algorithm proposed by Pease, Shostak, and Lamport. The property verified insures that an execution of the special instruction by the processors correctly accomplishes interactive consistency, providing certain preconditions hold, using a computer aided design verification tool, Spectool, and the theorem prover, Clio. A majo...
Consider a network of four processors that use the Oral Messages (Byzantine Generals) algorithm of P...
http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=5970511&tag=1Microarchitectural refinements are...
A fault-tolerant approach to microprocessor design, developed at the University of Michigan, is pres...
The design and formal verification of a hardware system for a task that is an important component of...
Prepared at ORA Corporation for Langley Research Center under Contract NAS1-18972.Bibliography: v. 1...
The work done at ORA for NASA-LRC in the design and formal verification of a hardware implementation...
A high-level design is presented for a reliable computing platform for real-time control application...
A number of methodologies for verifying systems and computer based tools that assist users in verify...
PVS is the most recent in a series of verification systems developed at SRI. Its design was strongly...
In this paper we explore the specification and verification of VLSI designs. The paper focuses on ab...
Our work addresses the challenge of scaling pre-silicon functional verification of hardware designs ...
Software quality and reliability were verified for a long time at the post-implementation level (tes...
In microprocessors, achieving an efficient utilization of the execution units is a key factor in imp...
The proceedings of the first working group meeting on validation methods for fault tolerant computer...
Over the past four decades microprocessors have come to be a vital and inseparable part of the moder...
Consider a network of four processors that use the Oral Messages (Byzantine Generals) algorithm of P...
http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=5970511&tag=1Microarchitectural refinements are...
A fault-tolerant approach to microprocessor design, developed at the University of Michigan, is pres...
The design and formal verification of a hardware system for a task that is an important component of...
Prepared at ORA Corporation for Langley Research Center under Contract NAS1-18972.Bibliography: v. 1...
The work done at ORA for NASA-LRC in the design and formal verification of a hardware implementation...
A high-level design is presented for a reliable computing platform for real-time control application...
A number of methodologies for verifying systems and computer based tools that assist users in verify...
PVS is the most recent in a series of verification systems developed at SRI. Its design was strongly...
In this paper we explore the specification and verification of VLSI designs. The paper focuses on ab...
Our work addresses the challenge of scaling pre-silicon functional verification of hardware designs ...
Software quality and reliability were verified for a long time at the post-implementation level (tes...
In microprocessors, achieving an efficient utilization of the execution units is a key factor in imp...
The proceedings of the first working group meeting on validation methods for fault tolerant computer...
Over the past four decades microprocessors have come to be a vital and inseparable part of the moder...
Consider a network of four processors that use the Oral Messages (Byzantine Generals) algorithm of P...
http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=5970511&tag=1Microarchitectural refinements are...
A fault-tolerant approach to microprocessor design, developed at the University of Michigan, is pres...