The project's objective is to develop an advanced high speed coding technology that provides substantial coding gains with limited bandwidth expansion for several common modulation types. The resulting technique is applicable to several continuous and burst communication environments. Decoding provides a significant gain with hard decisions alone and can utilize soft decision information when available from the demodulator to increase the coding gain. The hard decision codec will be implemented using a single application specific integrated circuit (ASIC) chip. It will be capable of coding and decoding as well as some formatting and synchronization functions at data rates up to 300 megabits per second (Mb/s). Code rate is a function of the ...
We analyze the achievable information rates (AIRs) for coded modulation schemes with quadrature ampl...
A product turbo code (PTC) decoder application specific integrated circuit (ASIC) is designed in 0.1...
International audienceCortex codes are a family of rate-1/2 self-dual systematic linear block codes ...
The ongoing NASA/Harris Flexible High Speed Codec (FHSC) program is described. The program objective...
The architecture of High Rate (600 Mega-bits per second) Digital Demodulator (HRDD) ASIC capable of ...
Variable-rate transceivers, which adapt to the conditions, will be central to energy-efficient commu...
This paper is concerned with the soft-decision decoding of error-correcting codes in the context of ...
The performance and theory of operation for the High Speed Hard Decision Sequential Decoder are deli...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
This PhD dissertation proposes the ASIC design of a flexible Multi-Standard channel decoder for next...
Trellis-coded Modulation (TCM) is used in bandlimited communication systems. TCM efficiency improves...
parallel architectures for majority logic decoder of low complexity for high data rate applications....
International Telemetering Conference Proceedings / October 10-12, 1972 / International Hotel, Los A...
Current optical coherent transponders technology is driving data rates towards 1 Tb/s/{\lambda}and b...
Current optical coherent transponders technology is driving data rates towards 1 Tb/s/λ and beyond. ...
We analyze the achievable information rates (AIRs) for coded modulation schemes with quadrature ampl...
A product turbo code (PTC) decoder application specific integrated circuit (ASIC) is designed in 0.1...
International audienceCortex codes are a family of rate-1/2 self-dual systematic linear block codes ...
The ongoing NASA/Harris Flexible High Speed Codec (FHSC) program is described. The program objective...
The architecture of High Rate (600 Mega-bits per second) Digital Demodulator (HRDD) ASIC capable of ...
Variable-rate transceivers, which adapt to the conditions, will be central to energy-efficient commu...
This paper is concerned with the soft-decision decoding of error-correcting codes in the context of ...
The performance and theory of operation for the High Speed Hard Decision Sequential Decoder are deli...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
This PhD dissertation proposes the ASIC design of a flexible Multi-Standard channel decoder for next...
Trellis-coded Modulation (TCM) is used in bandlimited communication systems. TCM efficiency improves...
parallel architectures for majority logic decoder of low complexity for high data rate applications....
International Telemetering Conference Proceedings / October 10-12, 1972 / International Hotel, Los A...
Current optical coherent transponders technology is driving data rates towards 1 Tb/s/{\lambda}and b...
Current optical coherent transponders technology is driving data rates towards 1 Tb/s/λ and beyond. ...
We analyze the achievable information rates (AIRs) for coded modulation schemes with quadrature ampl...
A product turbo code (PTC) decoder application specific integrated circuit (ASIC) is designed in 0.1...
International audienceCortex codes are a family of rate-1/2 self-dual systematic linear block codes ...