This paper reports a VLSI implementation of the CCSDS standard Reed Solomon encoder circuit for the Space Station. The 1.0 micron double metal CMOS chip is 5.9 mm by 3.6 mm, contains 48,000 transistors, operates at a sustained data rate of 320 Mbits/s, and executes 2,560 Mops. The chip features a pin selectable interleave depth of 1 to 8. Block lengths of up to 255 bytes, as well as shortened codes, are supported. The control circuitry uses register cells which are immune to Single Event Upset. In addition, the CMOS process used is reported to be tolerant of over 1 Mrad total dose radiation
International Telemetering Conference Proceedings / October 30-November 02, 1995 / Riviera Hotel, La...
A new very large scale integration (VLSI) design of a pipeline Reed-Solomon decoder is presented. Th...
Error-correction coding is a technique that adds mathematical structure to a message, allowing corru...
This paper reports a Class S CCSDS recommendation Reed Solomon encoder circuit baselined for several...
A single-chip implementation of a Reed-Solomon encoder with interleaving capability is described. Th...
International Telemetering Conference Proceedings / October 26-29, 1987 / Town and Country Hotel, Sa...
A design for a single chip implementation of a Reed-Solomon encoder is presented. The architecture t...
The basic concatenated coding system for the space telemetry channel consists of a Reed-Solomon (RS)...
A new very large scale integration (VLSI) architecture for implementing Reed-Solomon (RS) decoders t...
We describe an application of the RS code to the routine error protection of large RAM memory for sa...
Encoding algorithms generate a 32 x 64-bit matrix Reed-Muller code from a 6-bit orthogonal code-word...
There are various elements such as radio frequency interference (RFI) which may induce errors in dat...
A special processor was designed to function as a Reed Solomon decoder with throughput data rate in ...
When data is transmitted through a noisy channel, errors are produced within the data rendering it i...
Concatenated coding was adopted for interplanetary space missions. Concatenated coding was employed ...
International Telemetering Conference Proceedings / October 30-November 02, 1995 / Riviera Hotel, La...
A new very large scale integration (VLSI) design of a pipeline Reed-Solomon decoder is presented. Th...
Error-correction coding is a technique that adds mathematical structure to a message, allowing corru...
This paper reports a Class S CCSDS recommendation Reed Solomon encoder circuit baselined for several...
A single-chip implementation of a Reed-Solomon encoder with interleaving capability is described. Th...
International Telemetering Conference Proceedings / October 26-29, 1987 / Town and Country Hotel, Sa...
A design for a single chip implementation of a Reed-Solomon encoder is presented. The architecture t...
The basic concatenated coding system for the space telemetry channel consists of a Reed-Solomon (RS)...
A new very large scale integration (VLSI) architecture for implementing Reed-Solomon (RS) decoders t...
We describe an application of the RS code to the routine error protection of large RAM memory for sa...
Encoding algorithms generate a 32 x 64-bit matrix Reed-Muller code from a 6-bit orthogonal code-word...
There are various elements such as radio frequency interference (RFI) which may induce errors in dat...
A special processor was designed to function as a Reed Solomon decoder with throughput data rate in ...
When data is transmitted through a noisy channel, errors are produced within the data rendering it i...
Concatenated coding was adopted for interplanetary space missions. Concatenated coding was employed ...
International Telemetering Conference Proceedings / October 30-November 02, 1995 / Riviera Hotel, La...
A new very large scale integration (VLSI) design of a pipeline Reed-Solomon decoder is presented. Th...
Error-correction coding is a technique that adds mathematical structure to a message, allowing corru...