A VLSI design for performing the Discrete Cosine Transform (DCT) operation on image blocks of size 16 x 16 in a real time fashion operating at 34 MHz (worst case) is presented. The process used was Hewlett-Packard's CMOS26--A 3 metal CMOS process with a minimum feature size of 0.75 micron. The design is based on Multiply-Accumulate (MAC) cells which make use of a modified Booth recoding algorithm for performing multiplication. The design of these cells is straight forward, and the layouts are regular with no complex routing. Two versions of these MAC cells were designed and their layouts completed. Both versions were simulated using SPICE to estimate their performance. One version is slightly faster at the cost of larger silicon area and hi...
Lately, an arithmetic transform way of the computation from the DCT, known as the arithmetic cosine ...
Abstract—This paper presents a cost-effective processor core de-sign that features the simplest hard...
In the paper: an efficient VLSI architecture for a 8x 8 two-dimensional discrete cosine transform an...
In this paper a new algorithm for discrete cosine transform (DCT) is proposed. This algorithm is esp...
The DCT block transform is used every day in the compression of images, video and audio for the tran...
[[abstract]]The discrete cosine transform (DCT) has been widely used as the core of digital image an...
A new efficient parallel architecture is presented for high-speed two-dimensional discrete cosine tr...
In this paper, by operating the shifting and addition in parallel, an error-compensated adder-tree (...
Discrete cosine transform (DCT) is used in image and video processing, as well as in compression met...
A new efficient discrete cosine transform (DCT) for bit rate reduction of video signals is presented...
This paper describes the design and implementation of a VHDL processor meant for performing 2D-Discr...
In Image processing the Image compression can improve the performance of the digital systems by redu...
Discrete Cosine Transform ( DCT), which is an important component of image and video compression, is...
This paper presents a Very Large Scale Integrated (VLSI) design and implementation of a fixed-point ...
This paper presents a Very Large Scale Integrated (VLSI) design and implementation of a fixed-point ...
Lately, an arithmetic transform way of the computation from the DCT, known as the arithmetic cosine ...
Abstract—This paper presents a cost-effective processor core de-sign that features the simplest hard...
In the paper: an efficient VLSI architecture for a 8x 8 two-dimensional discrete cosine transform an...
In this paper a new algorithm for discrete cosine transform (DCT) is proposed. This algorithm is esp...
The DCT block transform is used every day in the compression of images, video and audio for the tran...
[[abstract]]The discrete cosine transform (DCT) has been widely used as the core of digital image an...
A new efficient parallel architecture is presented for high-speed two-dimensional discrete cosine tr...
In this paper, by operating the shifting and addition in parallel, an error-compensated adder-tree (...
Discrete cosine transform (DCT) is used in image and video processing, as well as in compression met...
A new efficient discrete cosine transform (DCT) for bit rate reduction of video signals is presented...
This paper describes the design and implementation of a VHDL processor meant for performing 2D-Discr...
In Image processing the Image compression can improve the performance of the digital systems by redu...
Discrete Cosine Transform ( DCT), which is an important component of image and video compression, is...
This paper presents a Very Large Scale Integrated (VLSI) design and implementation of a fixed-point ...
This paper presents a Very Large Scale Integrated (VLSI) design and implementation of a fixed-point ...
Lately, an arithmetic transform way of the computation from the DCT, known as the arithmetic cosine ...
Abstract—This paper presents a cost-effective processor core de-sign that features the simplest hard...
In the paper: an efficient VLSI architecture for a 8x 8 two-dimensional discrete cosine transform an...