This technical report contains the Higher-Order Logic (HOL) listings of the partial verification of the requirements and design for a commercially developed processor interface unit (PIU). The PIU is an interface chip performing memory interface, bus interface, and additional support services for a commercial microprocessor within a fault tolerant computer system. This system, the Fault Tolerant Embedded Processor (FTEP), is targeted towards applications in avionics and space requiring extremely high levels of mission reliability, extended maintenance-free operation, or both. This report contains the actual HOL listings of the PIU verification as it currently exists. Section two of this report contains general-purpose HOL theories and defin...
) Ramayya Kumar, Thomas Kropf, Klaus Schneider University of Karlsruhe, Institute of Computer Design...
A SIFT reliable aircraft control computer system, designed to meet the ultrahigh reliability require...
For the past decade, a framework combining model checking (symbolic trajectory evaluation) and highe...
This technical report contains the HOL listings of the specification of the design and major portion...
The Royal Signals and Radar Establishment (RSRE) and members of the Hardware Verification Group at C...
A number of methodologies for verifying systems and computer based tools that assist users in verify...
Presented here is a formal specification and verification of a property of a quadruplicately redunda...
We describe the formalization of a process algebra based on CCS within the Higher Order Logic (HOL) ...
The increasingly higher number of transistors possible in VLSI circuits compounds the difficulty in ...
The design and formal verification of a hardware system for a task that is an important component of...
This thesis explores building provably correct software and hardware inside the HOL4 interactive the...
this paper, a verification method is presented which combines the advantages of deduction style proo...
The formal specification and partial verification of the VIPER microprocessor is reviewed. The VIPER...
In this paper we explore the specification and verification of VLSI designs. The paper focuses on ab...
This final report summarizes the work on the design of a fault tolerant digital computer for aircraf...
) Ramayya Kumar, Thomas Kropf, Klaus Schneider University of Karlsruhe, Institute of Computer Design...
A SIFT reliable aircraft control computer system, designed to meet the ultrahigh reliability require...
For the past decade, a framework combining model checking (symbolic trajectory evaluation) and highe...
This technical report contains the HOL listings of the specification of the design and major portion...
The Royal Signals and Radar Establishment (RSRE) and members of the Hardware Verification Group at C...
A number of methodologies for verifying systems and computer based tools that assist users in verify...
Presented here is a formal specification and verification of a property of a quadruplicately redunda...
We describe the formalization of a process algebra based on CCS within the Higher Order Logic (HOL) ...
The increasingly higher number of transistors possible in VLSI circuits compounds the difficulty in ...
The design and formal verification of a hardware system for a task that is an important component of...
This thesis explores building provably correct software and hardware inside the HOL4 interactive the...
this paper, a verification method is presented which combines the advantages of deduction style proo...
The formal specification and partial verification of the VIPER microprocessor is reviewed. The VIPER...
In this paper we explore the specification and verification of VLSI designs. The paper focuses on ab...
This final report summarizes the work on the design of a fault tolerant digital computer for aircraf...
) Ramayya Kumar, Thomas Kropf, Klaus Schneider University of Karlsruhe, Institute of Computer Design...
A SIFT reliable aircraft control computer system, designed to meet the ultrahigh reliability require...
For the past decade, a framework combining model checking (symbolic trajectory evaluation) and highe...