Design, modeling, analysis, and simulation of a phase-locked loop (PLL) with a digital loop filter are presented in this article. A TMS320C25 digital signal processor (DSP) is used to implement this digital loop filter. In order to keep the compatibility, the main design goal was to replace the analog PLL (APLL) of the Deep-Space Transponder (DST) receiver breadboard's loop filter with a digital loop filter without changing anything else. This replacement results in a hybrid digital PLL (HDPLL). Both the original APLL and the designed HDPLL are Type I second-order systems. The real-time performance of the HDPLL and the receiver is provided and evaluated
Multi gigabit per second serial binary links are used to implement cross chip communication because ...
DESIGN AND ANALYSIS OF PHASE-LOCKED LOOP AND PERFORMANCE PARAMETERS In this paper, we are present d...
Specific configurations of first and second order all digital phase locked loops are analyzed for bo...
A FORTRAN 4 computer program provides convenient simulation of an all-digital phase-lock loop (DPLL)...
The study of phase locked loops (PLL) has been heavily treated in literature and most of the theoret...
A new class of architecture for all-digital phase-locked loops (DPLL's) is presented in this article...
A FORTRAN IV simulation study of the all-digital phase-processing circuitry is described. A digital ...
Graduation date: 2007A digital implementation of a PLL has several advantages compared to its\ud ana...
Four design methodologies for loop filters for a class of digital phase-locked loops (DPLLs) are pre...
Graduation date: 2011Access restricted to the OSU community at author's request from Dec. 1, 2010 - ...
The demands for an ever higher data rate and a more varied functionality at minimal cost and power c...
In this paper we analyze the design of a digital PLL for a GNSS software receiver. Even if the topi...
This paper presents the design of phase-lock loop in which composed of voltage control oscillator (...
Phase Lock Loop is one of the most essential techniques today and it is used for many different purp...
The growing demand for wireless device in military and communication applications in today’s technol...
Multi gigabit per second serial binary links are used to implement cross chip communication because ...
DESIGN AND ANALYSIS OF PHASE-LOCKED LOOP AND PERFORMANCE PARAMETERS In this paper, we are present d...
Specific configurations of first and second order all digital phase locked loops are analyzed for bo...
A FORTRAN 4 computer program provides convenient simulation of an all-digital phase-lock loop (DPLL)...
The study of phase locked loops (PLL) has been heavily treated in literature and most of the theoret...
A new class of architecture for all-digital phase-locked loops (DPLL's) is presented in this article...
A FORTRAN IV simulation study of the all-digital phase-processing circuitry is described. A digital ...
Graduation date: 2007A digital implementation of a PLL has several advantages compared to its\ud ana...
Four design methodologies for loop filters for a class of digital phase-locked loops (DPLLs) are pre...
Graduation date: 2011Access restricted to the OSU community at author's request from Dec. 1, 2010 - ...
The demands for an ever higher data rate and a more varied functionality at minimal cost and power c...
In this paper we analyze the design of a digital PLL for a GNSS software receiver. Even if the topi...
This paper presents the design of phase-lock loop in which composed of voltage control oscillator (...
Phase Lock Loop is one of the most essential techniques today and it is used for many different purp...
The growing demand for wireless device in military and communication applications in today’s technol...
Multi gigabit per second serial binary links are used to implement cross chip communication because ...
DESIGN AND ANALYSIS OF PHASE-LOCKED LOOP AND PERFORMANCE PARAMETERS In this paper, we are present d...
Specific configurations of first and second order all digital phase locked loops are analyzed for bo...