In his research, we have proposed the (64, 40, 8) subcode of the third-order Reed-Muller (RM) code to NASA for high-speed satellite communications. This RM subcode can be used either alone or as an inner code of a concatenated coding system with the NASA standard (255, 233, 33) Reed-Solomon (RS) code as the outer code to achieve high performance (or low bit-error rate) with reduced decoding complexity. It can also be used as a component code in a multilevel bandwidth efficient coded modulation system to achieve reliable bandwidth efficient data transmission. This report will summarize the key progress we have made toward achieving our eventual goal of implementing a decoder system based upon this code. In the first phase of study, we invest...
The NMSU Telemetry Center, in collaboration with the NASA Microelectronics Center (MRC) at UNM, has ...
A special processor was designed to function as a Reed Solomon decoder with throughput data rate in ...
The report details the design of a dedicated Viterbi decoder chip set for an Ungerboek (3,2/3) Trell...
In this research, we have proposed the (64, 40, 8) subcode of the third-order Reed-Muller (RM) code ...
The (64, 40, 8) subcode of the third-order Reed-Muller (RM) code for high-speed satellite communicat...
A (64,40,8) subcode of the (64,42,8) third-order Reed-Muller code is proposed to NASA for high-speed...
Block codes have trellis structures and decoders amenable to high speed CMOS VLSI implementation. Fo...
A new very large scale integration (VLSI) architecture for implementing Reed-Solomon (RS) decoders t...
This report presents a low-complexity and high performance concatenated coding scheme for high-speed...
As a demonstration of the performance capabilities of trellis codes using multidimensional signal se...
International Telemetering Conference Proceedings / October 26-29, 1987 / Town and Country Hotel, Sa...
This paper investigates trellis structures of linear block codes for the IC (integrated circuit) imp...
This paper investigates trellis structures of linear block codes for the IC (integrated circuit) imp...
The design and fabrication of an extremely low-power, constraint-length 7, rate 1/3 Viterbi decoder ...
High rate concatenated coding systems with trellis inner codes and Reed-Solomon (RS) outer codes for...
The NMSU Telemetry Center, in collaboration with the NASA Microelectronics Center (MRC) at UNM, has ...
A special processor was designed to function as a Reed Solomon decoder with throughput data rate in ...
The report details the design of a dedicated Viterbi decoder chip set for an Ungerboek (3,2/3) Trell...
In this research, we have proposed the (64, 40, 8) subcode of the third-order Reed-Muller (RM) code ...
The (64, 40, 8) subcode of the third-order Reed-Muller (RM) code for high-speed satellite communicat...
A (64,40,8) subcode of the (64,42,8) third-order Reed-Muller code is proposed to NASA for high-speed...
Block codes have trellis structures and decoders amenable to high speed CMOS VLSI implementation. Fo...
A new very large scale integration (VLSI) architecture for implementing Reed-Solomon (RS) decoders t...
This report presents a low-complexity and high performance concatenated coding scheme for high-speed...
As a demonstration of the performance capabilities of trellis codes using multidimensional signal se...
International Telemetering Conference Proceedings / October 26-29, 1987 / Town and Country Hotel, Sa...
This paper investigates trellis structures of linear block codes for the IC (integrated circuit) imp...
This paper investigates trellis structures of linear block codes for the IC (integrated circuit) imp...
The design and fabrication of an extremely low-power, constraint-length 7, rate 1/3 Viterbi decoder ...
High rate concatenated coding systems with trellis inner codes and Reed-Solomon (RS) outer codes for...
The NMSU Telemetry Center, in collaboration with the NASA Microelectronics Center (MRC) at UNM, has ...
A special processor was designed to function as a Reed Solomon decoder with throughput data rate in ...
The report details the design of a dedicated Viterbi decoder chip set for an Ungerboek (3,2/3) Trell...