As the continuous trend of Very Large Scale Integration (VLSI) circuits technology scaling and frequency increases, delay optimization techniques for interconnect are increasingly important for achieving timing closure of high performance designs. For the gigahertz microprocessor and multi-million gate ASIC designs it is crucial to have fast algorithms in the design automation tools for many classical problems in the field to shorten time to market of the VLSI chip. This research presents algorithmic techniques and constructive models for two such problems: (1) Fast buffer insertion for delay optimization, (2) Wire sizing for delay optimization and variation minimization on non-tree networks. For the buffer insertion problem, this dissertat...
In the next generation of VLSI circuits, concurrent optimizations will be essential to achieve the p...
Abstract- As gate delays decrease faster than wire delays for each technology generation, buffer ins...
[[abstract]]The designers of field-programmable gate arrays (FPGAs) always devote to optimize the ch...
As the continuous trend of Very Large Scale Integration (VLSI) circuits technol-ogy scaling and freq...
As VLSI technology enters the nanoscale regime, a great amount of efforts have been made to reduce ...
As VLSI technology enters the nanoscale regime, interconnect delay has become the bottleneck of the ...
textAs the semiconductor technology scales into deeper sub-micron domain, billions of transistors ca...
To improve the performance of critical nets where both timing and wire resources are stringent, we i...
This thesis proposes a graph-based maze routing and buffer insertion algorithm for nanometer Very La...
We consider the problem of minimizing the delay in transporting a signal across a distance in a VLSI...
In this paper, we develop a set of delay estimation models with consideration of various interconnec...
We propose a grid-graph algorithm for interconnect routing and buffer insertion in nanometer VLSI la...
This book covers layout design and layout migration methodologies for optimizing multi-net wire stru...
This paper presents an overview of recent advances on modeling and layout optimization of devices an...
As Very Large Scale Integration (VLSI) technology moves to the nanoscale regime, design and manufac...
In the next generation of VLSI circuits, concurrent optimizations will be essential to achieve the p...
Abstract- As gate delays decrease faster than wire delays for each technology generation, buffer ins...
[[abstract]]The designers of field-programmable gate arrays (FPGAs) always devote to optimize the ch...
As the continuous trend of Very Large Scale Integration (VLSI) circuits technol-ogy scaling and freq...
As VLSI technology enters the nanoscale regime, a great amount of efforts have been made to reduce ...
As VLSI technology enters the nanoscale regime, interconnect delay has become the bottleneck of the ...
textAs the semiconductor technology scales into deeper sub-micron domain, billions of transistors ca...
To improve the performance of critical nets where both timing and wire resources are stringent, we i...
This thesis proposes a graph-based maze routing and buffer insertion algorithm for nanometer Very La...
We consider the problem of minimizing the delay in transporting a signal across a distance in a VLSI...
In this paper, we develop a set of delay estimation models with consideration of various interconnec...
We propose a grid-graph algorithm for interconnect routing and buffer insertion in nanometer VLSI la...
This book covers layout design and layout migration methodologies for optimizing multi-net wire stru...
This paper presents an overview of recent advances on modeling and layout optimization of devices an...
As Very Large Scale Integration (VLSI) technology moves to the nanoscale regime, design and manufac...
In the next generation of VLSI circuits, concurrent optimizations will be essential to achieve the p...
Abstract- As gate delays decrease faster than wire delays for each technology generation, buffer ins...
[[abstract]]The designers of field-programmable gate arrays (FPGAs) always devote to optimize the ch...