Delay test in nano-scale VLSI circuits becomes more difficult with shrinking technology feature sizes and rising clock frequencies. In this dissertation, we study three challenging issues in delay test: fault modeling, variational delay evaluation and path selection under process variation. Previous research of fault modeling on resistive spot defects, such as resistive opens and bridges in the interconnect, and resistive shorts in devices, lacked an accurate fault model. As a result it was difficult to perform fault simulation and select the best vectors. Conventional methods to compute variational delay under process variation are either slow or inaccurate. On the problem of path selection under process variation, previous approaches eith...
[[abstract]]In current industrial practice, critical path selection is an indispensable step for AC ...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
textThe rapidly evolving process technologies and device complexity that have fueled the exponentia...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
textDelay variability poses a formidable challenge in both design and test of nanometer circuits. W...
Recent research has shown that tests generated without taking process variation into account may lea...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
<p>Timing-related defects are becoming increasingly important in nanometer-technology integrated cir...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
The failure of devices due to timing-related defects is becoming increasingly prominent in the nanom...
Path selection and generating tests for small delay faults is an important issue in the delay fault ...
The failure of devices due to timing-related defects is becoming increasingly prominent in the nanom...
Resistive open faults (ROFs) represent common manufacturing defects in IC interconnects and result i...
[[abstract]]In current industrial practice, critical path selection is an indispensable step for AC ...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
textThe rapidly evolving process technologies and device complexity that have fueled the exponentia...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
textDelay variability poses a formidable challenge in both design and test of nanometer circuits. W...
Recent research has shown that tests generated without taking process variation into account may lea...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
<p>Timing-related defects are becoming increasingly important in nanometer-technology integrated cir...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
The failure of devices due to timing-related defects is becoming increasingly prominent in the nanom...
Path selection and generating tests for small delay faults is an important issue in the delay fault ...
The failure of devices due to timing-related defects is becoming increasingly prominent in the nanom...
Resistive open faults (ROFs) represent common manufacturing defects in IC interconnects and result i...
[[abstract]]In current industrial practice, critical path selection is an indispensable step for AC ...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
textThe rapidly evolving process technologies and device complexity that have fueled the exponentia...