This paper describes a low-power processor tailored for fast Fourier transform computations where transport triggering template is exploited. The processor is software-programmable while retaining an energy-efficiency comparable to existing fixed-function implementations. The power savings are achieved by compressing the computation kernel into one instruction word. The word is stored in an instruction loop buffer, which is more power-efficient than regular instruction memory storage. The processor supports all power-of-two FFT sizes from 64 to 16384 and given 1 mJ of energy, it can compute 20916 transforms of size 1024.Peer reviewe
This paper presents the pipelined Fast Fourier Transform (FFT) processor power optimization. Pipelin...
In some cases, signal processing is easier in frequency-domain and Discrete Fourier Transform (DFT) ...
Fast Fourier Transform (FFT) processor is the hardware implementation for FFT algorithms for Discret...
Abstract. Transport Triggered Architecture (TTA) offers a cost-effective trade-off between the size ...
A 1024-point single-chip Fast Fourier Transform processor that employs algorithm, architecture, and ...
Fast Fourier Transform (FFT) being the most important block in many signal processing and communicat...
Many of the current applications used in battery powered devices are from digital signal processing,...
Abstract—This paper proposes a low power commutator architecture for the implementation of radix-4 b...
Abstract — Transport triggered architecture (TTA) offers a cost-effective trade-off between the ener...
In the past few years, fast Fourier transform (FFT) proved to be an efficient method to accomplish...
DFT(Discrete Fourier Transform) is a fundamental principle of DSP whose applications vary from Spect...
In this paper, a new approach is proposed for designing ultra-low-power FFT (Fast Fourier Transform)...
Fast Fourier Transform (FFT) is a signal processing algorithm used to obtain spectral content of a t...
A low power FFT (Fast Fourier Transform) processor based on Single-path Delay Feedback (SDF) archite...
This paper presents an energy-efficient, single-chip, 1024-point fast Fourier transform (FFT) proces...
This paper presents the pipelined Fast Fourier Transform (FFT) processor power optimization. Pipelin...
In some cases, signal processing is easier in frequency-domain and Discrete Fourier Transform (DFT) ...
Fast Fourier Transform (FFT) processor is the hardware implementation for FFT algorithms for Discret...
Abstract. Transport Triggered Architecture (TTA) offers a cost-effective trade-off between the size ...
A 1024-point single-chip Fast Fourier Transform processor that employs algorithm, architecture, and ...
Fast Fourier Transform (FFT) being the most important block in many signal processing and communicat...
Many of the current applications used in battery powered devices are from digital signal processing,...
Abstract—This paper proposes a low power commutator architecture for the implementation of radix-4 b...
Abstract — Transport triggered architecture (TTA) offers a cost-effective trade-off between the ener...
In the past few years, fast Fourier transform (FFT) proved to be an efficient method to accomplish...
DFT(Discrete Fourier Transform) is a fundamental principle of DSP whose applications vary from Spect...
In this paper, a new approach is proposed for designing ultra-low-power FFT (Fast Fourier Transform)...
Fast Fourier Transform (FFT) is a signal processing algorithm used to obtain spectral content of a t...
A low power FFT (Fast Fourier Transform) processor based on Single-path Delay Feedback (SDF) archite...
This paper presents an energy-efficient, single-chip, 1024-point fast Fourier transform (FFT) proces...
This paper presents the pipelined Fast Fourier Transform (FFT) processor power optimization. Pipelin...
In some cases, signal processing is easier in frequency-domain and Discrete Fourier Transform (DFT) ...
Fast Fourier Transform (FFT) processor is the hardware implementation for FFT algorithms for Discret...