This paper studies several design issues of the multilevel active-clamped (MAC) topology. Several guidelines are proposed to guarantee a proper MAC converter design and improve its performance. The inclusion of a resistor network to balance the blocking voltage of devices when the converter is in OFF state, the use of self-powered gate-driver power-supplies, or the definition of a shut-down sequence to avoid possible device failures are some of the proposals. This paper also studies the singular device current spikes that appear in the MAC topology during switching state transitions. These spikes occur owing to diode reverse recovery and to the discharging of the device output parasitic capacitances. A proper device selection reduces these ...
Two new switching schemes for back-to-back connected diode-clamped multilevel converters that reduce...
This paper presents a high power density power converter using an active-clamp flyback converter. Th...
This paper presents a novel seven-level inverter topology for medium-voltage high-power applications...
This paper studies several design issues of the multilevel active-clamped (MAC) topology. Several gu...
Multilevel converter technology has been receiving increasing attention during the last years due to...
Thanks to the inherent redundancy to generate the different output voltage levels, the multilevel a...
Thanks to the inherent redundancy to generate the different output voltage levels, the multilevel ac...
Thanks to the inherent redundancy to generate the different output voltage levels, the multilevel ac...
Abstract- This paper presents a novel multilevel active-clamped converter topology, which is an ext...
This paper presents an efficiency analysis of a recently-published topology, the multilevel-active-c...
This paper presents a novel multilevel active-clamped converter topology, which is an extension to m...
This paper presents a novel multilevel activeclamped converter topology, which is an extension to m ...
Recent contributions in pulse width modulations (PWM) for multilevel diode-clamped converters enable...
This paper presents a new switching scheme for back-to-back connected diode-clamped multilevel conv...
International audienceRecent contributions in pulse width modulations (PWM) for multilevel diode-cla...
Two new switching schemes for back-to-back connected diode-clamped multilevel converters that reduce...
This paper presents a high power density power converter using an active-clamp flyback converter. Th...
This paper presents a novel seven-level inverter topology for medium-voltage high-power applications...
This paper studies several design issues of the multilevel active-clamped (MAC) topology. Several gu...
Multilevel converter technology has been receiving increasing attention during the last years due to...
Thanks to the inherent redundancy to generate the different output voltage levels, the multilevel a...
Thanks to the inherent redundancy to generate the different output voltage levels, the multilevel ac...
Thanks to the inherent redundancy to generate the different output voltage levels, the multilevel ac...
Abstract- This paper presents a novel multilevel active-clamped converter topology, which is an ext...
This paper presents an efficiency analysis of a recently-published topology, the multilevel-active-c...
This paper presents a novel multilevel active-clamped converter topology, which is an extension to m...
This paper presents a novel multilevel activeclamped converter topology, which is an extension to m ...
Recent contributions in pulse width modulations (PWM) for multilevel diode-clamped converters enable...
This paper presents a new switching scheme for back-to-back connected diode-clamped multilevel conv...
International audienceRecent contributions in pulse width modulations (PWM) for multilevel diode-cla...
Two new switching schemes for back-to-back connected diode-clamped multilevel converters that reduce...
This paper presents a high power density power converter using an active-clamp flyback converter. Th...
This paper presents a novel seven-level inverter topology for medium-voltage high-power applications...