This work is the result of the definition, design and evaluation of a novel method to interconnect the computational elements - commonly known as Configurable Analogue Blocks (CABs) - of a programmable analogue array. This method is proposed for total or partial replacement of the conventional methods due to serious limitations of the latter in terms of scalability. With this method, named Asynchronous Spike Event Coding (ASEC) scheme, analogue signals from CABs outputs are encoded as time instants (spike events) dependent upon those signals activity and are transmitted asynchronously by employing the Address Event Representation (AER) protocol. Power dissipation is dependent upon input signal activity and no spike events are generated when...
We present a new class of asynchronous analog to digital converters (A-ADCs), based on an level-cros...
We present an analogue VLSI implementation of a polychronous network of spiking neurons. The network...
In this work two multistable circuits suitable for analog memories implementation will be presented....
This paper presents the computation properties of an asynchronous spike event coding scheme employed...
This paper presents a CMOS circuit implementation of a spike event coding/decoding scheme for transm...
An event coded configurable analog circuit block that forms the building block of a programmable ana...
A generic programmable spike-timing based circuit which forms the building block of a reconfigurable...
A recurring topic concerning neural nets implemented in VLSI is chip-to-chip and chip-tocomputer com...
This work presents an approach to constructing asynchronous pulsed communication circuits. These cir...
A generic programmable time event coded circuit which forms the building block for a reconfigurable ...
The studies presented in this HDR (Habilitation à Diriger des Re cherches) thesis result from a part...
This paper presents our continuous-time Hierarchical Field Programmable Analogue Array (HFPAA) desig...
Address event representation (AER) is a neuromorphic interchip communication protocol that allows fo...
Summary form only given. This tutorial aims at motivating the audience to consider asynchronous circ...
This work describes the use of Phase-Encoding, a novel signalling scheme which encodes the items of ...
We present a new class of asynchronous analog to digital converters (A-ADCs), based on an level-cros...
We present an analogue VLSI implementation of a polychronous network of spiking neurons. The network...
In this work two multistable circuits suitable for analog memories implementation will be presented....
This paper presents the computation properties of an asynchronous spike event coding scheme employed...
This paper presents a CMOS circuit implementation of a spike event coding/decoding scheme for transm...
An event coded configurable analog circuit block that forms the building block of a programmable ana...
A generic programmable spike-timing based circuit which forms the building block of a reconfigurable...
A recurring topic concerning neural nets implemented in VLSI is chip-to-chip and chip-tocomputer com...
This work presents an approach to constructing asynchronous pulsed communication circuits. These cir...
A generic programmable time event coded circuit which forms the building block for a reconfigurable ...
The studies presented in this HDR (Habilitation à Diriger des Re cherches) thesis result from a part...
This paper presents our continuous-time Hierarchical Field Programmable Analogue Array (HFPAA) desig...
Address event representation (AER) is a neuromorphic interchip communication protocol that allows fo...
Summary form only given. This tutorial aims at motivating the audience to consider asynchronous circ...
This work describes the use of Phase-Encoding, a novel signalling scheme which encodes the items of ...
We present a new class of asynchronous analog to digital converters (A-ADCs), based on an level-cros...
We present an analogue VLSI implementation of a polychronous network of spiking neurons. The network...
In this work two multistable circuits suitable for analog memories implementation will be presented....