Leakage power is a growing concern in modern technology nodes. In some current and emerging applications, speed performance is uncritical but many of these applications rely on untethered power making energy a primary constraint. Leakage power minimisation is therefore key to maximising energy efficiency for these applications. This thesis proposes two new leakage power minimisation techniques to improve the energy efficiency of embedded processors. The first technique, called sub-clock power gating,can be used to reduce leakage power during the active mode. The technique capitalises on the observation that there can be large combinational idle time within the clock period in low performance applications and therefore power gates it. Sub-cl...
Recent studies have shown that peripheral circuits, including decoders, wordline drivers, input and ...
This paper proposes a combination of circuit and architectural techniques to maximize leakage power ...
This paper presents a system-level technique for embedded processor-based systems targeting both dyn...
Leakage power is a growing concern in modern technology nodes. In some current and emerging applicat...
This paper presents a new technique, called sub-clock power gating, for reducing leakage power in di...
Power gating is a technique commonly used for runtime leakage reduction in digital CMOS circuits. In...
Abstract. We introduce low-overhead power optimization techniques to reduce leakage power in embedde...
Leakage power loss is a major concern in deep-submicron technologies. High-performance processors an...
Leakage power has become a serious concern in nanometer CMOS technologies, and power-gating has show...
Leakage power has become a serious concern in nanometer CMOS technologies and is a very important is...
As VLSI technology advances to deep sub-micron regime, power consumption has become a critical conce...
Scaling of CMOS technology has enabled a phenomenal growth in computing capability throughout the la...
ABSTRACT: In most recent CMOS feature sizes (e.g., 90nm and 45nm), leakage power dissipation has bec...
Power dissipation in one of the major concerns of VLSI circuit designers with the launch of battery ...
Power consumption has become a primary metric in the design of integrated circuits due to the pervas...
Recent studies have shown that peripheral circuits, including decoders, wordline drivers, input and ...
This paper proposes a combination of circuit and architectural techniques to maximize leakage power ...
This paper presents a system-level technique for embedded processor-based systems targeting both dyn...
Leakage power is a growing concern in modern technology nodes. In some current and emerging applicat...
This paper presents a new technique, called sub-clock power gating, for reducing leakage power in di...
Power gating is a technique commonly used for runtime leakage reduction in digital CMOS circuits. In...
Abstract. We introduce low-overhead power optimization techniques to reduce leakage power in embedde...
Leakage power loss is a major concern in deep-submicron technologies. High-performance processors an...
Leakage power has become a serious concern in nanometer CMOS technologies, and power-gating has show...
Leakage power has become a serious concern in nanometer CMOS technologies and is a very important is...
As VLSI technology advances to deep sub-micron regime, power consumption has become a critical conce...
Scaling of CMOS technology has enabled a phenomenal growth in computing capability throughout the la...
ABSTRACT: In most recent CMOS feature sizes (e.g., 90nm and 45nm), leakage power dissipation has bec...
Power dissipation in one of the major concerns of VLSI circuit designers with the launch of battery ...
Power consumption has become a primary metric in the design of integrated circuits due to the pervas...
Recent studies have shown that peripheral circuits, including decoders, wordline drivers, input and ...
This paper proposes a combination of circuit and architectural techniques to maximize leakage power ...
This paper presents a system-level technique for embedded processor-based systems targeting both dyn...