PhD ThesisThe behaviour of many systems can be partitioned into scenarios. These facilitate engineers’ understanding of the specifications, and can be composed into efficient implementations via a form of high-level synthesis. In this work, we focus on highly concurrent systems, whose scenarios are typically described using concurrency models such as partial orders, Petri nets and data-flow structures. In this thesis, we study different aspects of hardware synthesis from high-level scenario specifications. We propose new formal models to simplify the specification of concurrent systems, and algorithms for hardware synthesis and verification of the scenario-based models of such systems. We also propose solutions for mapping scenariob...
Interfacing hardware-oriented high-level synthesis to software development is a computationally har...
Interfacing hardware-oriented high-level synthesis to software development is a computationally har...
Parallelization of logic simulation on register-transfer and gate level is a promising way to accele...
The accelerated adoption of reconfigurable computing foreshadows a computational paradigm shift, aim...
PhD ThesisThis Thesis investigates formal models of concurrency that are often used in the process ...
The accelerated adoption of reconfigurable computing foreshadows a computational paradigm shift, aim...
Asynchronous circuits can be modeled as concurrent systems in which events are interpreted as signal...
AbstractThis paper extends previous work on the compilation of higher-order imperative languages int...
High level synthesis describes the process by which a behavioural description of a system is transla...
The development, implementation and testing of a high-level synthesis system, for the automatic gene...
Journal ArticleWe describe a style of specifying concurrent systems based upon the parallel composi...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
This PhD thesis deals with the development of methodologies dedicated to System-on-Chip design. Our ...
High Level Synthesis (HLS) is a process which, starting from a high-level description of an applicat...
Das Gebiet der Verhaltenssynthese (engl. High-Level-Synthesis) beschäftigt sich mit der rechnergestü...
Interfacing hardware-oriented high-level synthesis to software development is a computationally har...
Interfacing hardware-oriented high-level synthesis to software development is a computationally har...
Parallelization of logic simulation on register-transfer and gate level is a promising way to accele...
The accelerated adoption of reconfigurable computing foreshadows a computational paradigm shift, aim...
PhD ThesisThis Thesis investigates formal models of concurrency that are often used in the process ...
The accelerated adoption of reconfigurable computing foreshadows a computational paradigm shift, aim...
Asynchronous circuits can be modeled as concurrent systems in which events are interpreted as signal...
AbstractThis paper extends previous work on the compilation of higher-order imperative languages int...
High level synthesis describes the process by which a behavioural description of a system is transla...
The development, implementation and testing of a high-level synthesis system, for the automatic gene...
Journal ArticleWe describe a style of specifying concurrent systems based upon the parallel composi...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
This PhD thesis deals with the development of methodologies dedicated to System-on-Chip design. Our ...
High Level Synthesis (HLS) is a process which, starting from a high-level description of an applicat...
Das Gebiet der Verhaltenssynthese (engl. High-Level-Synthesis) beschäftigt sich mit der rechnergestü...
Interfacing hardware-oriented high-level synthesis to software development is a computationally har...
Interfacing hardware-oriented high-level synthesis to software development is a computationally har...
Parallelization of logic simulation on register-transfer and gate level is a promising way to accele...