Integrating optical receivers based on double-sampling architecture exhibit a low-power alternative to those designed around transimpedance amplifiers (TIA). In this paper, we present a 3D-integrated CMOS/silicon-photonic optical receiver. The receiver features a low-bandwidth TIA integrating front-end double-sampling technique and dynamic offset modulation. The copper-pillar-based 3D-integration technology used here enables ultralow parasitics and 40 μm pitch for interconnection. We study different tradeoffs in designing an optical receiver and how to choose between a full-bandwidth TIA front-end and integrating architecture using a resistive front-end or a low-bandwidth TIA front-end. The design methodology is supported by measurements of...
A 1.6 Gb/s receiver for optical communication has been designed and fabricated in a 0.25-μm CMOS pro...
We present a 106-Gb/s four-level pulse-amplitude modulation (PAM-4) silicon optical receiver consist...
Three compact silicon-photonics integrated receivers are presented. Two circuits are for the detecti...
Integrating optical receivers based on double-sampling architecture exhibit a low-power alternative ...
This paper describes a dense, high-speed, and low-power CMOS optical receiver implemented in a 65-nm...
With continuous demand for higher bandwidth chip-to-chip communication, signaling over wires has be...
With continuous demand for higher bandwidth chip-to-chip communication, signaling over wires has be...
This letter presents a 3-D-integrated 26 Gb/s opto-electrical receiver front-end. The electronic int...
This letter presents a 3-D-integrated 26 Gb/s opto-electrical receiver front-end. The electronic int...
This letter presents a 3-D-integrated 26 Gb/s opto-electrical receiver front-end. The electronic int...
A low-power high-speed optical receiver in 28nm CMOS is presented. The design features a novel archi...
With the increasing bandwidth requirements of computing systems and limitations on power consumption...
A low-power high-speed optical receiver in 28nm CMOS is presented. The design features a novel archi...
We demonstrate an optical receiver front-end using a CMOS TIA with a germanium-on-silicon PD. The am...
The work presented in this thesis describes the design, implementation and testing of a receiver fro...
A 1.6 Gb/s receiver for optical communication has been designed and fabricated in a 0.25-μm CMOS pro...
We present a 106-Gb/s four-level pulse-amplitude modulation (PAM-4) silicon optical receiver consist...
Three compact silicon-photonics integrated receivers are presented. Two circuits are for the detecti...
Integrating optical receivers based on double-sampling architecture exhibit a low-power alternative ...
This paper describes a dense, high-speed, and low-power CMOS optical receiver implemented in a 65-nm...
With continuous demand for higher bandwidth chip-to-chip communication, signaling over wires has be...
With continuous demand for higher bandwidth chip-to-chip communication, signaling over wires has be...
This letter presents a 3-D-integrated 26 Gb/s opto-electrical receiver front-end. The electronic int...
This letter presents a 3-D-integrated 26 Gb/s opto-electrical receiver front-end. The electronic int...
This letter presents a 3-D-integrated 26 Gb/s opto-electrical receiver front-end. The electronic int...
A low-power high-speed optical receiver in 28nm CMOS is presented. The design features a novel archi...
With the increasing bandwidth requirements of computing systems and limitations on power consumption...
A low-power high-speed optical receiver in 28nm CMOS is presented. The design features a novel archi...
We demonstrate an optical receiver front-end using a CMOS TIA with a germanium-on-silicon PD. The am...
The work presented in this thesis describes the design, implementation and testing of a receiver fro...
A 1.6 Gb/s receiver for optical communication has been designed and fabricated in a 0.25-μm CMOS pro...
We present a 106-Gb/s four-level pulse-amplitude modulation (PAM-4) silicon optical receiver consist...
Three compact silicon-photonics integrated receivers are presented. Two circuits are for the detecti...