Interconnect architectures which leverage high-bandwidth optical channels offer a promising solution to address the increasing chip-to-chip I/O bandwidth demands. This paper describes a dense, high-speed, and low-power CMOS optical interconnect transceiver architecture. Vertical-cavity surface-emitting laser (VCSEL) data rate is extended for a given average current and corresponding reliability level with a four-tap current summing FIR transmitter. A low-voltage integrating and double-sampling optical receiver front-end provides adequate sensitivity in a power efficient manner by avoiding linear high-gain elements common in conventional transimpedance-amplifier (TIA) receivers. Clock recovery is performed with a dual-loop architecture which...
Abstract—High-bandwidth interchip optical interconnect ar-chitectures have the potential to address ...
With the increasing bandwidth requirements of computing systems and limitations on power consumption...
This paper describes a dense, high-speed, and low-power CMOS optical receiver implemented in a 65-nm...
Interconnect architectures which leverage high-bandwidth optical channels offer a promising solution...
Abstract—Interconnect architectures which leverage high-band-width optical channels offer a promisin...
An optical interconnect transceiver incorporates a 4-tap FIR TX to reduce VCSEL average current and ...
An optical interconnect transceiver incorporates a 4-tap FIR TX to reduce VCSEL average current and ...
As I/O bit rates have increased in order to accommodate growing on-chip aggregate bandwidth, the dis...
Inter-chip input-output (I/O) communication bandwidth demand, which rapidly scaled with integrated c...
An efficient baud rate clock and data recovery architecture is applied to a double sampling/integrat...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Optical interconnects have attracted great interest as data rates continue to increase. When compare...
Integrated circuit scaling has enabled a huge growth in processing capability, which necessitates a ...
The rapid expansion in data communication due to the increased multimedia applications and cloud com...
The rapid expansion in data communication due to the increased multimedia applications and cloud com...
Abstract—High-bandwidth interchip optical interconnect ar-chitectures have the potential to address ...
With the increasing bandwidth requirements of computing systems and limitations on power consumption...
This paper describes a dense, high-speed, and low-power CMOS optical receiver implemented in a 65-nm...
Interconnect architectures which leverage high-bandwidth optical channels offer a promising solution...
Abstract—Interconnect architectures which leverage high-band-width optical channels offer a promisin...
An optical interconnect transceiver incorporates a 4-tap FIR TX to reduce VCSEL average current and ...
An optical interconnect transceiver incorporates a 4-tap FIR TX to reduce VCSEL average current and ...
As I/O bit rates have increased in order to accommodate growing on-chip aggregate bandwidth, the dis...
Inter-chip input-output (I/O) communication bandwidth demand, which rapidly scaled with integrated c...
An efficient baud rate clock and data recovery architecture is applied to a double sampling/integrat...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Optical interconnects have attracted great interest as data rates continue to increase. When compare...
Integrated circuit scaling has enabled a huge growth in processing capability, which necessitates a ...
The rapid expansion in data communication due to the increased multimedia applications and cloud com...
The rapid expansion in data communication due to the increased multimedia applications and cloud com...
Abstract—High-bandwidth interchip optical interconnect ar-chitectures have the potential to address ...
With the increasing bandwidth requirements of computing systems and limitations on power consumption...
This paper describes a dense, high-speed, and low-power CMOS optical receiver implemented in a 65-nm...