ACM Great Lakes Symposium on VLSI 2009 (GLSVLSI 2009) : Boston, Massachusetts : May 10-12, 2009Recent technology mappers for LUT-based FPGAs employ cut enumeration. Although many cuts are often needed to find good network, enumerating all cuts with large size consumes run-time very much. The number of cuts exponentially increases with the size of cuts, which causes long run-time. Furthermore, an inefficiency of bottom-up merging in existing algorithms makes the run-time much longer. This paper presents a novel cut enumeration. The proposed algorithm is efficient because it enumerates cuts without bottom-up merging. Our algorithm has two modes; exhaustive enumeration and partial enumeration. Exhaustive enumeration enumerates all cuts. Partia...
A6struct- The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC d...
[[abstract]]We consider the problem of lookup table (LUT) based FPGA technology mapping for power mi...
The growing complexity of Field Programmable Gate Arrays (FPGA's) is leading to architectures with h...
Recent technology mappers for LUT based FPGAs employ cut enumeration. Although many cuts are often n...
The paper presents several improvements to state-of-the-art in FPGA technology mapping exemplified b...
In this paper we study the technology mapping problem for FPGA architectures to minimize chip area, ...
In this paper, we present an improvement of the FlowMap algorithm, named CutMap, which combines dept...
[[abstract]]We study the technology mapping problem for LUT-based FPGAs targeting at power minimizat...
In this paper we study the technology mapping problem for FPGA architectures to minimize chip area, ...
13th Asia and South Pacific Design Automation Conference (ASP-DAC 2008) : 第13回アジア南太平洋設計自動化会議 : Janua...
[[abstract]]We study the technology mapping problem for LUT-based FPGAs targeting at power minimizat...
Abstract — It is difficult for LUT-based FPGA technology mapping to generate a power-minimal K-input...
In this paper we study structural gate decomposition in general, simple gate networks for depth-opti...
In this paper, we present an integrated approach to synthesis and mapping to go beyond the combinato...
Enumeration of bounded size cuts is an important step in several logic synthesis algorithms such as ...
A6struct- The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC d...
[[abstract]]We consider the problem of lookup table (LUT) based FPGA technology mapping for power mi...
The growing complexity of Field Programmable Gate Arrays (FPGA's) is leading to architectures with h...
Recent technology mappers for LUT based FPGAs employ cut enumeration. Although many cuts are often n...
The paper presents several improvements to state-of-the-art in FPGA technology mapping exemplified b...
In this paper we study the technology mapping problem for FPGA architectures to minimize chip area, ...
In this paper, we present an improvement of the FlowMap algorithm, named CutMap, which combines dept...
[[abstract]]We study the technology mapping problem for LUT-based FPGAs targeting at power minimizat...
In this paper we study the technology mapping problem for FPGA architectures to minimize chip area, ...
13th Asia and South Pacific Design Automation Conference (ASP-DAC 2008) : 第13回アジア南太平洋設計自動化会議 : Janua...
[[abstract]]We study the technology mapping problem for LUT-based FPGAs targeting at power minimizat...
Abstract — It is difficult for LUT-based FPGA technology mapping to generate a power-minimal K-input...
In this paper we study structural gate decomposition in general, simple gate networks for depth-opti...
In this paper, we present an integrated approach to synthesis and mapping to go beyond the combinato...
Enumeration of bounded size cuts is an important step in several logic synthesis algorithms such as ...
A6struct- The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC d...
[[abstract]]We consider the problem of lookup table (LUT) based FPGA technology mapping for power mi...
The growing complexity of Field Programmable Gate Arrays (FPGA's) is leading to architectures with h...