8th International Symposium on Quality Electronic Design : March 26-28, 2007, San Jose, CA, USAThe deep submicron (DSM) semiconductor technologies will make the worst-case design impossible, since they can not provide design margins that it requires. Research directions should go to typical-case design methodologies, where designers are focusing on typical cases rather than worrying about very rare worst cases. In this paper, canary logic is proposed as a promising technique that enables the typical-case design. It is easier to design than the previously proposed Razor logic by eliminating delayed clock. Estimates based on gate-level simulations show that the canary logic achieves average power reduction of 30% by exploiting dynamic variati...
Digital circuits have been traditionally designed to meet the worst PVT conditions to guarantee high...
One of the challenges of high speed digital circuit design has been to achieve timing closure. With ...
The signal integrity issue has become more important with down-scaling of feature sizes, because cro...
VLSI-SoC 2008 : Rhodes Island, Greece : October 13-15, 2008Traditional worst-case design is becoming...
The deep submicron semiconductor technologies increase parameter variations. The increase in paramet...
The increasing demand of portable applications motivates the research on low power and high speed ci...
As we move further into deep submicron era, a new set of design issues challenge circuit designers i...
Abstract — A significant amount of the total power in highly synchronous systems gets dissipated ove...
Abstract Clock power consumes a significant fraction of total power dissipation in high speed prech...
Abstract: Reduction of propagation delay is very important for high speed applications. This paper g...
125 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 2002.Domino logic is known to cons...
In Each and every electronic component, the Flip flop is the one of the major component in VLSI Low ...
Domino logic has proved to be a powerful alternative to conventional CMOS in high-performance IC des...
8th International Symposium on Quality Electronic Design : March 26-28, 2007, San Jose, CA, USAAccor...
Since integration technology is approaching the nanoelectronics range, some practical limits are bei...
Digital circuits have been traditionally designed to meet the worst PVT conditions to guarantee high...
One of the challenges of high speed digital circuit design has been to achieve timing closure. With ...
The signal integrity issue has become more important with down-scaling of feature sizes, because cro...
VLSI-SoC 2008 : Rhodes Island, Greece : October 13-15, 2008Traditional worst-case design is becoming...
The deep submicron semiconductor technologies increase parameter variations. The increase in paramet...
The increasing demand of portable applications motivates the research on low power and high speed ci...
As we move further into deep submicron era, a new set of design issues challenge circuit designers i...
Abstract — A significant amount of the total power in highly synchronous systems gets dissipated ove...
Abstract Clock power consumes a significant fraction of total power dissipation in high speed prech...
Abstract: Reduction of propagation delay is very important for high speed applications. This paper g...
125 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 2002.Domino logic is known to cons...
In Each and every electronic component, the Flip flop is the one of the major component in VLSI Low ...
Domino logic has proved to be a powerful alternative to conventional CMOS in high-performance IC des...
8th International Symposium on Quality Electronic Design : March 26-28, 2007, San Jose, CA, USAAccor...
Since integration technology is approaching the nanoelectronics range, some practical limits are bei...
Digital circuits have been traditionally designed to meet the worst PVT conditions to guarantee high...
One of the challenges of high speed digital circuit design has been to achieve timing closure. With ...
The signal integrity issue has become more important with down-scaling of feature sizes, because cro...