Experiences with heuristics for the state reduction of finite-state machines are presented and two new heuristic algorithms described in detail. Results on machines from the literature and from the MCNC benchmark set are shown. The area of the PLA implementation of the combinational component and the design time are used as figures of merit. The comparison of such parameters, when the state reduction step is included in the design process and when it is not, suggests that fast state-reduction heuristics should be implemented within FSM automatic synthesis systems.Peer Reviewe
Tez (Doktora) -- İstanbul Teknik Üniversitesi, Fen Bilimleri Enstitüsü, 2003Thesis (PhD) -- İstanbul...
Part 7: DecisionsInternational audienceThis paper presents a heuristic method for minimization of in...
This paper presents a state assignment technique to reduce dynamic power consumption in finite state...
Experiences with heuristics for the state reduction of finite-state machines are presented and two n...
This paper presents a finite state machine (FSM) re-engineering method that enhances the FSM synthes...
Computer-Aided synthesis of sequential functions of VLSI systems, such as microprocessor control uni...
The authors describe a state assignment algorithm for FSMs which produces an assignment of non-neces...
This paper considers two estimation problems which occur during the implementation design for a fini...
It describes an automatic design flow to synthesize finte state machines with programmable logic arr...
We propose Finite State Machine (FSM) re-engineering, a performance enhancement framework for FSM s...
Finite State Machines (FSMs) are widely used for analysis and synthesis of hardware designs. In part...
We propose a new algorithm to the problem of state reduction in incompletely specified finite state ...
Practically, any digital system includes sequential blocks represented using a model of finite state...
Abstract-In this paper, we address the problem of the state assign-ment for synchronous finite state...
The problem of minimizing the power consumption in synchronous sequential circuits is explored in th...
Tez (Doktora) -- İstanbul Teknik Üniversitesi, Fen Bilimleri Enstitüsü, 2003Thesis (PhD) -- İstanbul...
Part 7: DecisionsInternational audienceThis paper presents a heuristic method for minimization of in...
This paper presents a state assignment technique to reduce dynamic power consumption in finite state...
Experiences with heuristics for the state reduction of finite-state machines are presented and two n...
This paper presents a finite state machine (FSM) re-engineering method that enhances the FSM synthes...
Computer-Aided synthesis of sequential functions of VLSI systems, such as microprocessor control uni...
The authors describe a state assignment algorithm for FSMs which produces an assignment of non-neces...
This paper considers two estimation problems which occur during the implementation design for a fini...
It describes an automatic design flow to synthesize finte state machines with programmable logic arr...
We propose Finite State Machine (FSM) re-engineering, a performance enhancement framework for FSM s...
Finite State Machines (FSMs) are widely used for analysis and synthesis of hardware designs. In part...
We propose a new algorithm to the problem of state reduction in incompletely specified finite state ...
Practically, any digital system includes sequential blocks represented using a model of finite state...
Abstract-In this paper, we address the problem of the state assign-ment for synchronous finite state...
The problem of minimizing the power consumption in synchronous sequential circuits is explored in th...
Tez (Doktora) -- İstanbul Teknik Üniversitesi, Fen Bilimleri Enstitüsü, 2003Thesis (PhD) -- İstanbul...
Part 7: DecisionsInternational audienceThis paper presents a heuristic method for minimization of in...
This paper presents a state assignment technique to reduce dynamic power consumption in finite state...