Abstract-The notion of Architectural Vulnerability Factor (AVF) has been extensively used to evaluate various aspects of design robustness. While AVF has been a very popular way of assessing element resiliency, its calculation requires rigorous and extremely time-consuming experiments. Furthermore, recent radiation studies in 90 nm and 65 nm technology nodes demonstrate that up to 55 percent of Single Event Upsets (SEUs) result in Multiple Bit Upsets (MBUs), and thus the Single Bit Flip (SBF) model employed in computing AVF needs to be reassessed. In this paper, we present a method for calculating the vulnerability of modern microprocessors -using Statistical Fault Injection (SFI)-several orders of magnitude faster than traditional SFI tech...
textReliability has emerged as a first class design concern, as a result of an exponential increase...
abstract: Several decades of transistor technology scaling has brought the threat of soft errors to ...
This paper presents a detailed analysis of the behavior of a novel fault-tolerant 32-bit embedded CP...
Reliability to soft errors is a significant design challenge in modern microprocessors owing to an e...
Research has shown that microprocessors and structures of the microprocessors are vulnerable to alph...
Single-event upsets from particle strikes have become a key challenge in microprocessor design. Tech...
Soft error reliability has become a first-order design criterion for modern microprocessors. Archite...
Abstract—Reliability is an important design constraint in modern microprocessors, and one of the fun...
To face future reliability challenges, it is necessary to quantify the risk of error in any part of ...
Safety-critical systems (SCS) may experience soft errors due to upsets caused by externalevents such...
Abstract—Soft Errors have emerged as a key challenge to microprocessor design. Traditional soft erro...
The adoption of Microprocessors is increasingly diversifying to several embedded and mo- bile device...
International audienceSimulation-based fault injection is commonly used to estimate system vulnerabi...
Reliability is becoming a major design concern in contemporary microprocessors since soft error rate...
Early reliability assessment of hardware structures using microarchitecture level simulators can eff...
textReliability has emerged as a first class design concern, as a result of an exponential increase...
abstract: Several decades of transistor technology scaling has brought the threat of soft errors to ...
This paper presents a detailed analysis of the behavior of a novel fault-tolerant 32-bit embedded CP...
Reliability to soft errors is a significant design challenge in modern microprocessors owing to an e...
Research has shown that microprocessors and structures of the microprocessors are vulnerable to alph...
Single-event upsets from particle strikes have become a key challenge in microprocessor design. Tech...
Soft error reliability has become a first-order design criterion for modern microprocessors. Archite...
Abstract—Reliability is an important design constraint in modern microprocessors, and one of the fun...
To face future reliability challenges, it is necessary to quantify the risk of error in any part of ...
Safety-critical systems (SCS) may experience soft errors due to upsets caused by externalevents such...
Abstract—Soft Errors have emerged as a key challenge to microprocessor design. Traditional soft erro...
The adoption of Microprocessors is increasingly diversifying to several embedded and mo- bile device...
International audienceSimulation-based fault injection is commonly used to estimate system vulnerabi...
Reliability is becoming a major design concern in contemporary microprocessors since soft error rate...
Early reliability assessment of hardware structures using microarchitecture level simulators can eff...
textReliability has emerged as a first class design concern, as a result of an exponential increase...
abstract: Several decades of transistor technology scaling has brought the threat of soft errors to ...
This paper presents a detailed analysis of the behavior of a novel fault-tolerant 32-bit embedded CP...