ABSTRACT As VLSI technology scales toward 65nm and beyond, both timing and power performance of integrated circuits are increasingly affected by process variations. In practice, people often treat systematic components of the variations, which are generally traceable according to process models, in the same way as random variations in process corner based methodologies. Consequently, the process corner models are unnecessarily pessimistic. In this paper, we propose a new cell characterization methodology which captures lithography induced gate length variations. A new technique of dummy poly insertion is suggested to shield inter-cell optical interferences. This technique together with standard cells characterized using our methodology will...
Historically, design margin and defects have been viewed as different topics, one part of design and...
Abstract—As semiconductor technology advances into the nanoscale era, optical effects such as channe...
In this thesis, three major issues related to process variation in integrated circuits in the subwav...
This dissertation addresses the challenge of designing robust integrated circuits in the deep sub mi...
As semiconductor technology advances into the nanoscale era, optical effects such as channel narrowi...
As semiconductor technology advances into the nanoscale era, optical effects such as channel narrowi...
textStandard cells are fundamental circuit building blocks designed at very early design stages. Nan...
textStandard cells are fundamental circuit building blocks designed at very early design stages. Nan...
In IC manufacturing, the performance of standard cells often varies due to process non-idealities. S...
Scaling of physical dimensions faster than the optical wavelengths or equipment tolerances used in t...
Continuous scaling of feature sizes in CMOS integrated circuits (IC) pushes the design performance e...
Current lithography techniques use a light wavelength of 193nm to print sub-65nm features. This intr...
The yield of low voltage digital circuits based on standard cell design is found to be sensitive to ...
Increasing variability in today's manufacturing processes causes parametric yield loss that increase...
For a lithography process with a design rule of 0.18 um and beyond, the most critical issue is the g...
Historically, design margin and defects have been viewed as different topics, one part of design and...
Abstract—As semiconductor technology advances into the nanoscale era, optical effects such as channe...
In this thesis, three major issues related to process variation in integrated circuits in the subwav...
This dissertation addresses the challenge of designing robust integrated circuits in the deep sub mi...
As semiconductor technology advances into the nanoscale era, optical effects such as channel narrowi...
As semiconductor technology advances into the nanoscale era, optical effects such as channel narrowi...
textStandard cells are fundamental circuit building blocks designed at very early design stages. Nan...
textStandard cells are fundamental circuit building blocks designed at very early design stages. Nan...
In IC manufacturing, the performance of standard cells often varies due to process non-idealities. S...
Scaling of physical dimensions faster than the optical wavelengths or equipment tolerances used in t...
Continuous scaling of feature sizes in CMOS integrated circuits (IC) pushes the design performance e...
Current lithography techniques use a light wavelength of 193nm to print sub-65nm features. This intr...
The yield of low voltage digital circuits based on standard cell design is found to be sensitive to ...
Increasing variability in today's manufacturing processes causes parametric yield loss that increase...
For a lithography process with a design rule of 0.18 um and beyond, the most critical issue is the g...
Historically, design margin and defects have been viewed as different topics, one part of design and...
Abstract—As semiconductor technology advances into the nanoscale era, optical effects such as channe...
In this thesis, three major issues related to process variation in integrated circuits in the subwav...