Abstract -One of the critical issues in MTCMOS design is how to estimate a circuit delay quickly. In this paper, we propose a delay modeling and static timing analysis (STA) methodology targeting at MTCMOS circuits. In the proposed method, we prepare a delay look-up table (LUT) consisting of the input slew, the output load capacitance, the virtual ground length, and a power-switch size. Using this LUT, we compute a circuit delay for each logic cell by applying the linear interpolation. Experimental results show that the proposed methodology enables to estimate the critical path delay in a good accuracy
This paper presents a methodology for accurate propagation of delay information through a gate for t...
Given the sensitivity of circuit delay to supply and ground voltage values, static timing analysis (...
textTiming analysis is a key sign-off step in the design of today's chips, but technology scaling in...
2011-10-03Static timing analysis (STA) is a key tool used for the design, optimization, and final si...
Static timing analysis (STA) is a key step in the physical design optimization of VLSI designs. The ...
This work presents a methodology for creating efficient yet accurate timing macromodels which are te...
Accurate estimation of critical path delays in circuits is a challenging task, particularly when var...
MasterStatic timing analysis (STA) is a design process to verify the satisfaction of timing constrai...
This paper describes a novel technique to analyze the effects of supply voltage noise on circuit del...
Abstract—Static timing analysis (STA) techniques allow a designer to check the timing of a circuit a...
Static timing analysis has traditionally used the PERT method for identifying the critical path of a...
Due to the continual development of the CMOS IC technology, there is a corresponding strong demand f...
The 2018 ACM International Workshop on Timing Issues in the Specification and Synthesis of Digital S...
Manufacturing process variations lead to circuit timing variability and a corresponding timing yield...
The 2018 ACM International Workshop on Timing Issues in the Specification and Synthesis of Digital S...
This paper presents a methodology for accurate propagation of delay information through a gate for t...
Given the sensitivity of circuit delay to supply and ground voltage values, static timing analysis (...
textTiming analysis is a key sign-off step in the design of today's chips, but technology scaling in...
2011-10-03Static timing analysis (STA) is a key tool used for the design, optimization, and final si...
Static timing analysis (STA) is a key step in the physical design optimization of VLSI designs. The ...
This work presents a methodology for creating efficient yet accurate timing macromodels which are te...
Accurate estimation of critical path delays in circuits is a challenging task, particularly when var...
MasterStatic timing analysis (STA) is a design process to verify the satisfaction of timing constrai...
This paper describes a novel technique to analyze the effects of supply voltage noise on circuit del...
Abstract—Static timing analysis (STA) techniques allow a designer to check the timing of a circuit a...
Static timing analysis has traditionally used the PERT method for identifying the critical path of a...
Due to the continual development of the CMOS IC technology, there is a corresponding strong demand f...
The 2018 ACM International Workshop on Timing Issues in the Specification and Synthesis of Digital S...
Manufacturing process variations lead to circuit timing variability and a corresponding timing yield...
The 2018 ACM International Workshop on Timing Issues in the Specification and Synthesis of Digital S...
This paper presents a methodology for accurate propagation of delay information through a gate for t...
Given the sensitivity of circuit delay to supply and ground voltage values, static timing analysis (...
textTiming analysis is a key sign-off step in the design of today's chips, but technology scaling in...