open6siThe steeply growing performance demands for highly power- and energy-constrained processing systems such as end-nodes of the Internet-of-Things (IoT) have led to parallel near-threshold computing (NTC), joining the energy-efficiency benefits of low-voltage operation with the performance typical of parallel systems. Shared-L1-memory multiprocessor clusters are a promising architecture, delivering performance in the order of GOPS and over 100 GOPS/W of energy-efficiency. However, this level of computational efficiency can only be reached by maximizing the effective utilization of the processing elements (PEs) available in the clusters. Along with this effort, the optimization of PE-to-PE synchronization and communication is a critical ...
Recently, energy has become an important issue in high-performance computing. For example, low power...
We present Thestral, a 10-core RISC-V chip for energy-proportional parallel computing manufactured i...
Kaiser M, Griessl R, Hagemeyer J, et al. A Reconfigurable Heterogeneous Microserver Architecture for...
Parallel ultra low power computing is emerging as an enabler to meet the growing performance and ene...
open9noThe authors would like to thank Germain Haugou for the tool and software support. This work w...
open5siDate of Publication: 02 November 2017High performance and extreme energy efficiency are stron...
none13noThis article presents an ultra-low-power parallel computing platform and its system-on-chip ...
Ultra-low power operation and extreme energy efficiency are strong requirements for a number of high...
Low power (mW) and high performance (GOPS) are strong requirements for compute-intensive signal proc...
International audienceFPGA devices have been proving to be good candidates to accelerate application...
Clustered many-core architectures have been successfully exploited in a broad range of applications:...
Recently, energy has become an important issue in high-performance computing. For example, supercomp...
This paper presents Mr. Wolf, a parallel ultra-low power (PULP) system on chip (SoC) featuring a hie...
Clustered architecture processors are preferred for embedded systems because centralized register fi...
IoT end-nodes require extreme performance and energy efficiency coupled with high flexibility to dea...
Recently, energy has become an important issue in high-performance computing. For example, low power...
We present Thestral, a 10-core RISC-V chip for energy-proportional parallel computing manufactured i...
Kaiser M, Griessl R, Hagemeyer J, et al. A Reconfigurable Heterogeneous Microserver Architecture for...
Parallel ultra low power computing is emerging as an enabler to meet the growing performance and ene...
open9noThe authors would like to thank Germain Haugou for the tool and software support. This work w...
open5siDate of Publication: 02 November 2017High performance and extreme energy efficiency are stron...
none13noThis article presents an ultra-low-power parallel computing platform and its system-on-chip ...
Ultra-low power operation and extreme energy efficiency are strong requirements for a number of high...
Low power (mW) and high performance (GOPS) are strong requirements for compute-intensive signal proc...
International audienceFPGA devices have been proving to be good candidates to accelerate application...
Clustered many-core architectures have been successfully exploited in a broad range of applications:...
Recently, energy has become an important issue in high-performance computing. For example, supercomp...
This paper presents Mr. Wolf, a parallel ultra-low power (PULP) system on chip (SoC) featuring a hie...
Clustered architecture processors are preferred for embedded systems because centralized register fi...
IoT end-nodes require extreme performance and energy efficiency coupled with high flexibility to dea...
Recently, energy has become an important issue in high-performance computing. For example, low power...
We present Thestral, a 10-core RISC-V chip for energy-proportional parallel computing manufactured i...
Kaiser M, Griessl R, Hagemeyer J, et al. A Reconfigurable Heterogeneous Microserver Architecture for...