A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer N PLL multiplies a 40 MHz reference clock to 2.56 GHz. The PLL uses a low phase noise LC tank oscillator that has a tuning range from 2.4 GHz to 3.7 GHz with a phase noise of only 125 dBc/Hz @ 1 MHz and a power consumption of 5.7 mW. An all-digital automatic frequency calibration circuit is included to select the optimal frequency range of the VCO. Next generation particle detectors such as ATLAS, CMS and ALICE require high resolution Time-to-Digital Converters (TDCs), which are typically based on a high frequency DLL timing generator. This work proposes an integrated PLL synthesizer that multiplies a 40 MHz reference clock by 64 to 2.56 GH...
Generation of a low-jitter, high-frequency clock from a low-frequency reference clock using classica...
A CMOS phase-locked loop (PLL) which synthesizes frequencies between 474 and 858 MHz in steps of I M...
This paper presents a realised prototype of fully integrated CMOS LC-PLL frequency syn- thesizer. T...
A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer...
A robust PLL clock generator has been designed for the harsh environment in highenergy physics appli...
A robust PLL clock generator has been designed for the harsh environment in highenergy physics appli...
The high demands on data processing and bandwidth in wireless/wireline communication and aerospace s...
The problem of clock generation with low jitter becomes much more challenging as wireline transceive...
The fast growing demand of wireless and high speed data communications has driven efforts to increas...
The fast growing demand of wireless and high speed data communications has driven efforts to increas...
The fast growing demand of wireless and high speed data communications has driven efforts to increas...
textAbstract: A new phase-lock loop architecture is proposed to be used as a low-noise and high-fre...
textAbstract: A new phase-lock loop architecture is proposed to be used as a low-noise and high-fre...
This paper emphasizes the CMOS implementation of PLL in 130nm technology using Mentor Graphics tool ...
Graduation date: 2013Complex digital circuits such as microprocessors typically require support circ...
Generation of a low-jitter, high-frequency clock from a low-frequency reference clock using classica...
A CMOS phase-locked loop (PLL) which synthesizes frequencies between 474 and 858 MHz in steps of I M...
This paper presents a realised prototype of fully integrated CMOS LC-PLL frequency syn- thesizer. T...
A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer...
A robust PLL clock generator has been designed for the harsh environment in highenergy physics appli...
A robust PLL clock generator has been designed for the harsh environment in highenergy physics appli...
The high demands on data processing and bandwidth in wireless/wireline communication and aerospace s...
The problem of clock generation with low jitter becomes much more challenging as wireline transceive...
The fast growing demand of wireless and high speed data communications has driven efforts to increas...
The fast growing demand of wireless and high speed data communications has driven efforts to increas...
The fast growing demand of wireless and high speed data communications has driven efforts to increas...
textAbstract: A new phase-lock loop architecture is proposed to be used as a low-noise and high-fre...
textAbstract: A new phase-lock loop architecture is proposed to be used as a low-noise and high-fre...
This paper emphasizes the CMOS implementation of PLL in 130nm technology using Mentor Graphics tool ...
Graduation date: 2013Complex digital circuits such as microprocessors typically require support circ...
Generation of a low-jitter, high-frequency clock from a low-frequency reference clock using classica...
A CMOS phase-locked loop (PLL) which synthesizes frequencies between 474 and 858 MHz in steps of I M...
This paper presents a realised prototype of fully integrated CMOS LC-PLL frequency syn- thesizer. T...