Inserting metal fill to improve inter-level dielectric thickness planarity is an essential part of the modern design process. However, the inserted fill shapes impact the performance of signal interconnect by increasing capacitance. In this paper, we analyze and model the impact of the metal dummy on the signal capacitance with various parameters including their electrical characteristic, signal dimensions, and dummy shape and dimensions. Fill has differing impact on interconnects depending on whether the signal of interest is in the same layer as the fill or not. In particular intra-layer dummy has its greatest impact on coupling capacitance while inter-layer dummy has more impact on the ground capacitance component. Based on an analysis o...
In the design of scaling complementary metal-oxide-semiconductor (CMOS), back-end-of-the-line (BEOL)...
VLSI interconnect capacitance is becoming more significant and also increasingly subject to process v...
The performances of multi-layered interdigital capacitors are commonly simulated by computer softwar...
In this paper, we analyze and model the impact of floating dummy fill on the signal capacitance cons...
Graduation date: 2011With increasing transistor operating frequencies, interconnects and passive dev...
Abstract — Metal fills, which are used to reduce metal thickness variations due to chemical-mechanic...
via fills have become indispensable aspects of semiconductor manufacturing. CMP fills are used to re...
Graduation date: 2010Variability in circuit performance due to process defects is a major concern in...
Dummy fill insertion in Chemical-mechanical Planarization (CMP) can change the coupling and total ca...
Considering both two-dimensional and three-dimensional single wire above plate, the proposed method ...
To improve manufacturability and yield, a number of fill structures are used in semiconductor manufa...
Considering both two-dimensional and three-dimensional single wire above plate, the proposed method ...
The influence of parasitic effects on the performance of VLSI circuits can be improved by reducing t...
Interconnects are an important constituent of any large scale integrated circuit, and accurate inter...
Diffusion equation modelling is used to develop formulas for the normally fixed values of capacitanc...
In the design of scaling complementary metal-oxide-semiconductor (CMOS), back-end-of-the-line (BEOL)...
VLSI interconnect capacitance is becoming more significant and also increasingly subject to process v...
The performances of multi-layered interdigital capacitors are commonly simulated by computer softwar...
In this paper, we analyze and model the impact of floating dummy fill on the signal capacitance cons...
Graduation date: 2011With increasing transistor operating frequencies, interconnects and passive dev...
Abstract — Metal fills, which are used to reduce metal thickness variations due to chemical-mechanic...
via fills have become indispensable aspects of semiconductor manufacturing. CMP fills are used to re...
Graduation date: 2010Variability in circuit performance due to process defects is a major concern in...
Dummy fill insertion in Chemical-mechanical Planarization (CMP) can change the coupling and total ca...
Considering both two-dimensional and three-dimensional single wire above plate, the proposed method ...
To improve manufacturability and yield, a number of fill structures are used in semiconductor manufa...
Considering both two-dimensional and three-dimensional single wire above plate, the proposed method ...
The influence of parasitic effects on the performance of VLSI circuits can be improved by reducing t...
Interconnects are an important constituent of any large scale integrated circuit, and accurate inter...
Diffusion equation modelling is used to develop formulas for the normally fixed values of capacitanc...
In the design of scaling complementary metal-oxide-semiconductor (CMOS), back-end-of-the-line (BEOL)...
VLSI interconnect capacitance is becoming more significant and also increasingly subject to process v...
The performances of multi-layered interdigital capacitors are commonly simulated by computer softwar...