In mobile systems, the problems of short battery life and increased temperature are exacerbated by wasted leakage power. Leakage power waste can be reduced by power-gating a core while it is stalled waiting for a resource. In this work, we propose and model memory access power gating (MAPG), a low-overhead technique to enable power gating of an active core when it stalls during a long memory access. We describe a programmable two-stage power gating switch design that can vary a core's wake-up delay while maintaining voltage noise limits and leakage power savings. We also model the processor power distribution network and the effect of memory access power gating on neighboring cores. Last, we apply our power gating technique to actual b...
Leakage power is a growing concern in current and future microprocessors. Functional units of microp...
International audiencePower gating is an increasingly important actuation knob in chip-level dynamic...
This paper presents a new technique, called sub-clock power gating, for reducing leakage power in di...
Among power dissipation components, leakage power has become more dominant with each successive tech...
Power consumption in digital systems, especially in portable devices, is a crucial design factor. Du...
We propose a low-overhead technique, Token-Based Adaptive Power Gating (TAP), to power gate an activ...
Power consumption in portable electronic devices is a crucial design factor. While technology at 90~...
Power consumption in portable electronic devices is a crucial design factor. While technology at 90~...
Leakage power is a growing concern in modern technology nodes. In some current and emerging applicat...
With the widespread adoption of GPGPUs in varied ap-plication domains, new opportunities open up to ...
As the CMOS technology scales down, the cost of fabricating an integrated circuit becomes more expen...
[[abstract]]System-on-a-chip with multiple power domains reduces leakage power consumption by power ...
Power gating is one of the most effective solutions available to reduce leakage power. However, powe...
[[abstract]]©2008 IEEE-Leakage power has become a major concern in mobile device and power gating is...
\u3cp\u3ePower gating (PG) has emerged as an effective technique to reduce standby leakage power in ...
Leakage power is a growing concern in current and future microprocessors. Functional units of microp...
International audiencePower gating is an increasingly important actuation knob in chip-level dynamic...
This paper presents a new technique, called sub-clock power gating, for reducing leakage power in di...
Among power dissipation components, leakage power has become more dominant with each successive tech...
Power consumption in digital systems, especially in portable devices, is a crucial design factor. Du...
We propose a low-overhead technique, Token-Based Adaptive Power Gating (TAP), to power gate an activ...
Power consumption in portable electronic devices is a crucial design factor. While technology at 90~...
Power consumption in portable electronic devices is a crucial design factor. While technology at 90~...
Leakage power is a growing concern in modern technology nodes. In some current and emerging applicat...
With the widespread adoption of GPGPUs in varied ap-plication domains, new opportunities open up to ...
As the CMOS technology scales down, the cost of fabricating an integrated circuit becomes more expen...
[[abstract]]System-on-a-chip with multiple power domains reduces leakage power consumption by power ...
Power gating is one of the most effective solutions available to reduce leakage power. However, powe...
[[abstract]]©2008 IEEE-Leakage power has become a major concern in mobile device and power gating is...
\u3cp\u3ePower gating (PG) has emerged as an effective technique to reduce standby leakage power in ...
Leakage power is a growing concern in current and future microprocessors. Functional units of microp...
International audiencePower gating is an increasingly important actuation knob in chip-level dynamic...
This paper presents a new technique, called sub-clock power gating, for reducing leakage power in di...