Process and device scaling in late-CMOS technologies highlight leakage power as a critical challenge for the semiconductor industry. Careful gate sizing and Vth-swapping can reduce leakage, but prior optimizations based on convex or dynamic programming (i) are often based on unrealistic assumptions about circuit delay and slew propagation, (ii) fail to handle practical design rules such as transition time or load upper bounds, and (iii) do not scale well to input complexities when full extracted parasitics are available. Seeing substantial opportunities for improvement, we present a multithreaded, stochastic optimization (Trident2.0) for gate sizing and Vth assignment to minimize leakage power subject to capacitance, slew and timing constra...
With the increased significance of leakage power and performance variability, the yield of a design ...
Sizing has shown its impact on design automation of VLSI circuits. At first, the cost of the circuit...
Among several metrics for system performance, power consumption has become a major criterion. As vol...
International audienceWe present a gate sizing approach to efficiently utilize gate switching activi...
textIn today's world, it is becoming increasingly important to be able to design high performance in...
Gate sizing in VLSI design is a widely-used method for power or area recovery subject to timing cons...
For many years, discrete gate sizing has been widely used for timing and power optimization in VLSI ...
Increasing levels of process variability in sub-100nm CMOS design has become a critical concern for ...
Power dissipation is quickly becoming one of the most important limiters in nanometer IC design for ...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...
Abstract In this paper, we approach the gate sizing problem in VLSI circuits in the context of incr...
Power consumption has gained much saliency in cir-cuit design recently. One design problem is modell...
[[abstract]]Power consumption has gained much saliency in circuit design recently. One design proble...
This paper presents a novel gate sizing methodology to mini-mize the leakage power in the presence o...
Abstract — Process variations cause design performance to become unpredictable in deep sub-micron te...
With the increased significance of leakage power and performance variability, the yield of a design ...
Sizing has shown its impact on design automation of VLSI circuits. At first, the cost of the circuit...
Among several metrics for system performance, power consumption has become a major criterion. As vol...
International audienceWe present a gate sizing approach to efficiently utilize gate switching activi...
textIn today's world, it is becoming increasingly important to be able to design high performance in...
Gate sizing in VLSI design is a widely-used method for power or area recovery subject to timing cons...
For many years, discrete gate sizing has been widely used for timing and power optimization in VLSI ...
Increasing levels of process variability in sub-100nm CMOS design has become a critical concern for ...
Power dissipation is quickly becoming one of the most important limiters in nanometer IC design for ...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...
Abstract In this paper, we approach the gate sizing problem in VLSI circuits in the context of incr...
Power consumption has gained much saliency in cir-cuit design recently. One design problem is modell...
[[abstract]]Power consumption has gained much saliency in circuit design recently. One design proble...
This paper presents a novel gate sizing methodology to mini-mize the leakage power in the presence o...
Abstract — Process variations cause design performance to become unpredictable in deep sub-micron te...
With the increased significance of leakage power and performance variability, the yield of a design ...
Sizing has shown its impact on design automation of VLSI circuits. At first, the cost of the circuit...
Among several metrics for system performance, power consumption has become a major criterion. As vol...