In this paper, we investigate electrical effects of transistor layout shape (both in the channel and diffusion) on the performance and leakage current. Through layout optimization techniques, we propose a novel intra-gate biasing technique to reduce leakage current while maintaining drive current. Results show that by replacing all standard cells with their leakage-optimized counterparts, we can save up to 17% of the leakage in average for a set of benchmark circuits. Diffusion rounding is another interesting effect which happens due to the imperfect source and drain profile in the sub-wavelength lithography regime. TCAD analysis shows that diffusion rounding at the transistor source side can provide increased Ion with decreased Ioff becaus...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...
Abstract – The effect of non-rectilinear gate (NRG) due to sub-wavelength lithograph dramatically in...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...
Due to the increasing need for low-power circuits in mobile applications, numerous leakage and perfo...
With the increased need for low power applications, designers are being forced to employ circuit opt...
This paper presents a simple and optimized device layout developed by using diffusion rounding effec...
With the increased need for low power applications, designers are being forced to employ circuit opt...
Power reduction in CMOS platforms is essential for any application technology. This is a direct resu...
Graduation date: 2005Recent trends in CMOS technology and scaling of devices clearly indicate that l...
We present techniques to determine the optimal body bias (forward or reverse) to minimize leakage cu...
Abstract: Power reduction in CMOS platforms is essential for any application technology. This is a d...
High leakage current in deep-submicrometer regimes is be-coming a significant contributor to power d...
High leakage current in deep sub-micron regimes is a significant contributor to the power dissipatio...
the reversely biased PN junction the transistor Power dissipation becoming a limiting conducts even ...
With the technology process scaling, leakage power dissipation is becoming a growing number of perce...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...
Abstract – The effect of non-rectilinear gate (NRG) due to sub-wavelength lithograph dramatically in...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...
Due to the increasing need for low-power circuits in mobile applications, numerous leakage and perfo...
With the increased need for low power applications, designers are being forced to employ circuit opt...
This paper presents a simple and optimized device layout developed by using diffusion rounding effec...
With the increased need for low power applications, designers are being forced to employ circuit opt...
Power reduction in CMOS platforms is essential for any application technology. This is a direct resu...
Graduation date: 2005Recent trends in CMOS technology and scaling of devices clearly indicate that l...
We present techniques to determine the optimal body bias (forward or reverse) to minimize leakage cu...
Abstract: Power reduction in CMOS platforms is essential for any application technology. This is a d...
High leakage current in deep-submicrometer regimes is be-coming a significant contributor to power d...
High leakage current in deep sub-micron regimes is a significant contributor to the power dissipatio...
the reversely biased PN junction the transistor Power dissipation becoming a limiting conducts even ...
With the technology process scaling, leakage power dissipation is becoming a growing number of perce...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...
Abstract – The effect of non-rectilinear gate (NRG) due to sub-wavelength lithograph dramatically in...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...