We present a simulation study on the effect of the gate module on the channel stress in Si1-xGex and Si1-yCy S/D MOS transistors. Stiff gate materials, such as titanium nitride, lead to a decreased channel stress, while a replacement-gate scheme allows the increase of the effectiveness of the Si1-xGex and Si1-yCy S/D techniques significantly, independent of the gate material used. The drawback of using a replacement gate is that the channel stress becomes more sensitive to layout variations. In terms of effect on Si1-xGex/Si1-yCy S/D stress generation, using a thin metal gate capped by polysilicon is similar to a full metal gate if the thin metal gate thickness exceeds 10 nm. Even metal gates as thin as 1 nm have a clear influence on the st...
Strained Si is recognised as a necessary technology booster for the nanoelectronics regime. This wor...
The use of mechanical stress in the channel of MOSFETs on SOI is mandatory for sub-22 nm technologic...
In this paper, a physics based compact model for the longitudinal and transverse stress profile in t...
In this project, a study of the process-induced stress associated with the silicidation of the poly-...
Novel device architectures offer improved scalability but come often at the price of increased layou...
Coupled process and device simulation has been applied to investigate the physical processes which d...
partm stress nce fo the ch niaxia 121 A receiv TEMs of 40 nm gate length n-MOSFET are shown in Fig...
L’évolution des performances des dispositifs microélectroniques se heurte aux limites de la miniatur...
cited By 3International audienceThe introduction of SiGe channel for pMOSFETs in FDSOI technology en...
In microelectronic, the device's performance evolution is limited by the down-scaling. The mechanica...
Since several technological nodes, the scaling of Metal-Oxide-Semiconductor field effect transistors...
[[abstract]]This study investigates the effects of oxide traps induced by SOI of various thicknesses...
Strained Si is recognised as a necessary technology booster for the nanoelectronics regime. This wor...
The use of mechanical stress in the channel of MOSFETs on SOI is mandatory for sub-22 nm technologic...
In this paper, a physics based compact model for the longitudinal and transverse stress profile in t...
In this project, a study of the process-induced stress associated with the silicidation of the poly-...
Novel device architectures offer improved scalability but come often at the price of increased layou...
Coupled process and device simulation has been applied to investigate the physical processes which d...
partm stress nce fo the ch niaxia 121 A receiv TEMs of 40 nm gate length n-MOSFET are shown in Fig...
L’évolution des performances des dispositifs microélectroniques se heurte aux limites de la miniatur...
cited By 3International audienceThe introduction of SiGe channel for pMOSFETs in FDSOI technology en...
In microelectronic, the device's performance evolution is limited by the down-scaling. The mechanica...
Since several technological nodes, the scaling of Metal-Oxide-Semiconductor field effect transistors...
[[abstract]]This study investigates the effects of oxide traps induced by SOI of various thicknesses...
Strained Si is recognised as a necessary technology booster for the nanoelectronics regime. This wor...
The use of mechanical stress in the channel of MOSFETs on SOI is mandatory for sub-22 nm technologic...
In this paper, a physics based compact model for the longitudinal and transverse stress profile in t...