A study of the MPEG-2 video decoding standard in Main Profile @ Main Level has been performed, comparing the different solutions existing for the VLSI implementation of the basic functions (Huffman decoding, IDCT...) included in the standard. Afterwards, a new dynamically configurable architecture is proposed for the memory manager, which is necessary to deal with the large data flow inside the decoder. It is aimed at interfacing the external memory, arbitrating the access requests coming from the different decoding units and allowing generic memory requests through the definition of virtual addresses. It is shown that, by means of a particular data organization, the circuit requires an external memory, which is a 2-MB DRAM in fast page or ...
In this paper we present a fine-grained parallel implementation of the MPEG-2 video encoder on the I...
In this thesis, the author describes a propositional design for a DDR3 memory interface, for an exis...
We describe a power exploration methodology for data-dominated applications using a H.263 video deco...
The architecture of the present video processing units in consumer systems is usually based on vario...
The establishment of video compression standards and the extensive application of compression techno...
Most of the current processor architectures have word-addressable internal memories and wide data pa...
In this paper a 100 Mbit/s Huffman decoder implementation is presented. A novel approach where a par...
The main challenge for reducing the design effort cost of complex systems on chip is to pursue more ...
Abstract As the demand for multimedia applications increases, the performance of algorithms such as ...
In this paper, we describe the architecture of an HDTV video decoder, Vincent5, for MPEG2 MP@HL vi...
95 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.These architectures have been ...
The days of film are waning as digital cameras and digital video cameras are becoming commonplace. U...
As the demand for multimedia applications increases, the performance of algorithms such as MPEG-2 vi...
This paper presents the VLSI realization of an MPEG-2 conformant hierarchical video decoder based on...
Efficient and dedicated hardware architecture and accelerator micro-engines are crucial implementati...
In this paper we present a fine-grained parallel implementation of the MPEG-2 video encoder on the I...
In this thesis, the author describes a propositional design for a DDR3 memory interface, for an exis...
We describe a power exploration methodology for data-dominated applications using a H.263 video deco...
The architecture of the present video processing units in consumer systems is usually based on vario...
The establishment of video compression standards and the extensive application of compression techno...
Most of the current processor architectures have word-addressable internal memories and wide data pa...
In this paper a 100 Mbit/s Huffman decoder implementation is presented. A novel approach where a par...
The main challenge for reducing the design effort cost of complex systems on chip is to pursue more ...
Abstract As the demand for multimedia applications increases, the performance of algorithms such as ...
In this paper, we describe the architecture of an HDTV video decoder, Vincent5, for MPEG2 MP@HL vi...
95 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.These architectures have been ...
The days of film are waning as digital cameras and digital video cameras are becoming commonplace. U...
As the demand for multimedia applications increases, the performance of algorithms such as MPEG-2 vi...
This paper presents the VLSI realization of an MPEG-2 conformant hierarchical video decoder based on...
Efficient and dedicated hardware architecture and accelerator micro-engines are crucial implementati...
In this paper we present a fine-grained parallel implementation of the MPEG-2 video encoder on the I...
In this thesis, the author describes a propositional design for a DDR3 memory interface, for an exis...
We describe a power exploration methodology for data-dominated applications using a H.263 video deco...