Scaling of single-gate bulk MOSFET faces great challenges in the nanometer regime due to the severe short-channel effects that cause an exponential increase in the sub-threshold and gate-oxide leakage currents. Double-gate FinFET technology mitigates this limitation by the excellent control over a thin silicon body by two electrically coupled gates. In this paper a variable threshold voltage keeper circuit technique using independent-gate FinFET technology is proposed for simultaneous power reduction and speed enhancement in domino logic circuits. The threshold voltage of a keeper transistor is dynamically modified during circuit operation to reduce contention current without sacrificing noise immunity. With the variable threshold voltage k...
Scaling of the standard single-gate bulk MOSFETs faces great challenges in the nanometer regime due ...
Abstract—Scaling of the standard single-gate bulk MOSFETs faces great challenges in the nanometer re...
A novel technique for dual- threshold is proposed and examined with inputs and clock signals combina...
Scaling of single-gate MOSFET faces great challenges in the nanometer regime due to the severe short...
A variable threshold voltage keeper circuit technique using independent-gate FinFET technology is pr...
A variable threshold voltage keeper circuit technique is proposed for simultaneous power reduction a...
Noise is becoming a major concern in digital systems due to the insistent scaling development in dev...
Abstract – Four different dynamic circuit techniques are proposed in this paper for lowering the act...
A dynamic body biased keeper circuit technique is proposed for simultaneous power reduction and spee...
Scaling of the MOSFET face greater challenge by extreme power density due to leakage current in ultr...
Brute-force sequential circuits with reduced clock load and simpler circuitry are widely used in the...
Robustness of high fan-in domino circuits is degraded by technology scaling due to exponential incre...
In this paper, a novel device/circuit co-design scheme, namely Dynamic-Adjusting Threshold-Voltage S...
In this paper, a novel device/circuit co-design scheme, namely Dynamic-Adjusting Threshold-Voltage S...
Abstract Using both the modified supply voltage and body voltage, an optimized keeper technique is p...
Scaling of the standard single-gate bulk MOSFETs faces great challenges in the nanometer regime due ...
Abstract—Scaling of the standard single-gate bulk MOSFETs faces great challenges in the nanometer re...
A novel technique for dual- threshold is proposed and examined with inputs and clock signals combina...
Scaling of single-gate MOSFET faces great challenges in the nanometer regime due to the severe short...
A variable threshold voltage keeper circuit technique using independent-gate FinFET technology is pr...
A variable threshold voltage keeper circuit technique is proposed for simultaneous power reduction a...
Noise is becoming a major concern in digital systems due to the insistent scaling development in dev...
Abstract – Four different dynamic circuit techniques are proposed in this paper for lowering the act...
A dynamic body biased keeper circuit technique is proposed for simultaneous power reduction and spee...
Scaling of the MOSFET face greater challenge by extreme power density due to leakage current in ultr...
Brute-force sequential circuits with reduced clock load and simpler circuitry are widely used in the...
Robustness of high fan-in domino circuits is degraded by technology scaling due to exponential incre...
In this paper, a novel device/circuit co-design scheme, namely Dynamic-Adjusting Threshold-Voltage S...
In this paper, a novel device/circuit co-design scheme, namely Dynamic-Adjusting Threshold-Voltage S...
Abstract Using both the modified supply voltage and body voltage, an optimized keeper technique is p...
Scaling of the standard single-gate bulk MOSFETs faces great challenges in the nanometer regime due ...
Abstract—Scaling of the standard single-gate bulk MOSFETs faces great challenges in the nanometer re...
A novel technique for dual- threshold is proposed and examined with inputs and clock signals combina...