Temperature-dependent subthreshold and gate-oxide leakage power characteristics of domino logic circuits under the influence of process parameter variations are evaluated in this paper. Preferred input vectors and node voltage states that minimize the total leakage power consumption are identified at the lower and upper extremes of a typical die temperature spectrum. New low-leakage circuit design guidelines are presented based on the results. Significantly increased gate dielectric tunneling current, as described in this paper, dramatically changes the leakage power characteristics of dynamic circuits in deeply scaled nanometer CMOS technologies. Contrary to the previously published techniques, a charged dynamic-node voltage state with low...
A circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate ...
A circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate ...
In the sub-65 nm CMOS technologies, subthreshold and gate dielectric leakage currents need to be sim...
In this paper, a low leakage circuit technique is proposed for simultaneously reducing the subthresh...
In this paper, a low leakage circuit technique is proposed for simultaneously reducing the subthresh...
A new circuit technique is proposed in this paper for simultaneously reducing the subthreshold and g...
A novel technique for dual- threshold is proposed and examined with inputs and clock signals combina...
A novel technique for dual- threshold is proposed and examined with inputs and clock signals combina...
Minimizing dynamic power consumption in digital circuits was the primary design objective in most of...
Enabled by technology scaling, ultra low-voltage devices have now found wide application in modern V...
The subthreshold leakage current characteristics of domino logic circuits is evaluated in this paper...
Abstract – The subthreshold leakage current characteristics of domino logic circuits is evaluated in...
A new circuit technique based on a single PMOS sleep transistor and a dual threshold voltage CMOS te...
High leakage current in deep-submicrometer regimes is be-coming a significant contributor to power d...
Power dissipation is a key consideration in the design of nano-scale CMOS VLSI circuits. Various tec...
A circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate ...
A circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate ...
In the sub-65 nm CMOS technologies, subthreshold and gate dielectric leakage currents need to be sim...
In this paper, a low leakage circuit technique is proposed for simultaneously reducing the subthresh...
In this paper, a low leakage circuit technique is proposed for simultaneously reducing the subthresh...
A new circuit technique is proposed in this paper for simultaneously reducing the subthreshold and g...
A novel technique for dual- threshold is proposed and examined with inputs and clock signals combina...
A novel technique for dual- threshold is proposed and examined with inputs and clock signals combina...
Minimizing dynamic power consumption in digital circuits was the primary design objective in most of...
Enabled by technology scaling, ultra low-voltage devices have now found wide application in modern V...
The subthreshold leakage current characteristics of domino logic circuits is evaluated in this paper...
Abstract – The subthreshold leakage current characteristics of domino logic circuits is evaluated in...
A new circuit technique based on a single PMOS sleep transistor and a dual threshold voltage CMOS te...
High leakage current in deep-submicrometer regimes is be-coming a significant contributor to power d...
Power dissipation is a key consideration in the design of nano-scale CMOS VLSI circuits. Various tec...
A circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate ...
A circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate ...
In the sub-65 nm CMOS technologies, subthreshold and gate dielectric leakage currents need to be sim...