A new circuit technique based on a single PMOS sleep transistor and a dual threshold voltage CMOS technology is proposed in this paper for simultaneously reducing subthreshold and gate oxide leakage currents in idle domino logic circuits. In the sleep mode, the output inverter and keeper transistor of a domino gate are disconnected from the power supply by turning off a high threshold voltage sleep switch. The dynamic and output nodes are discharged by the initially high subthreshold and gate oxide leakage currents produced by the NMOS transistors in the pull-down network, output inverter, and fan-out gates. After the node voltages settle, the circuit is placed into a low subthreshold and gate oxide leakage state. The effectiveness of the c...
Abstract – The subthreshold leakage current characteristics of domino logic circuits is evaluated in...
A new low voltage swing circuit technique based on a dual threshold voltage CMOS technology is prese...
This paper presents a technique for minimizing sub threshold leakage current using stacked sleep tec...
A circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate ...
A circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate ...
In this paper, a low leakage circuit technique is proposed for simultaneously reducing the subthresh...
In this brief, a low-overhead circuit technique is proposed to simultaneously reduce subthreshold an...
In this paper, a low leakage circuit technique is proposed for simultaneously reducing the subthresh...
A new circuit technique is proposed in this paper for simultaneously reducing the subthreshold and g...
A circuit technique is presented for reducing the subthreshold leakage energy consumption of domino ...
A sleep switch dual threshold voltage domino logic circuit technique for placing idle domino circuit...
A novel technique for dual- threshold is proposed and examined with inputs and clock signals combina...
A novel technique for dual- threshold is proposed and examined with inputs and clock signals combina...
The subthreshold leakage current characteristics of domino logic circuits is evaluated in this paper...
Temperature-dependent subthreshold and gate-oxide leakage power characteristics of domino logic circ...
Abstract – The subthreshold leakage current characteristics of domino logic circuits is evaluated in...
A new low voltage swing circuit technique based on a dual threshold voltage CMOS technology is prese...
This paper presents a technique for minimizing sub threshold leakage current using stacked sleep tec...
A circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate ...
A circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate ...
In this paper, a low leakage circuit technique is proposed for simultaneously reducing the subthresh...
In this brief, a low-overhead circuit technique is proposed to simultaneously reduce subthreshold an...
In this paper, a low leakage circuit technique is proposed for simultaneously reducing the subthresh...
A new circuit technique is proposed in this paper for simultaneously reducing the subthreshold and g...
A circuit technique is presented for reducing the subthreshold leakage energy consumption of domino ...
A sleep switch dual threshold voltage domino logic circuit technique for placing idle domino circuit...
A novel technique for dual- threshold is proposed and examined with inputs and clock signals combina...
A novel technique for dual- threshold is proposed and examined with inputs and clock signals combina...
The subthreshold leakage current characteristics of domino logic circuits is evaluated in this paper...
Temperature-dependent subthreshold and gate-oxide leakage power characteristics of domino logic circ...
Abstract – The subthreshold leakage current characteristics of domino logic circuits is evaluated in...
A new low voltage swing circuit technique based on a dual threshold voltage CMOS technology is prese...
This paper presents a technique for minimizing sub threshold leakage current using stacked sleep tec...