A new six transistor (6T) SRAM cell with PMOS access transistors is proposed in this paper for reducing the leakage power consumption while enhancing the data stability and the integration density of FinFET memory circuits. With the proposed SRAM circuit, the voltage disturbance at the data storage nodes during a read operation is reduced by utilizing PMOS access transistors. The read stability is enhanced by 60% while reducing the leakage power by 21% as compared to a standard tied-gate FinFET SRAM cell with the same size transistors. One gate of each pull-up FinFET of the cross-coupled inverters is permanently disabled in order to achieve write-ability with minimum sized transistors. The proposed independent-gate FinFET SRAM circuit with ...
Thesis (Ph.D.), School of Electrical Engineering and Computer Science, Washington State UniversityNi...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
Due to the scaling of the CMOS, the limitations of these devices raised the need for alternative nan...
A new six transistor (6T) SRAM cell with PMOS access transistors is proposed in this paper for reduc...
Data stability of Static Random Access Memory (SRAM) circuits has become an important issue with the...
In this paper, a new 11T SRAM cell using FinFET technology has been proposed, the basic component of...
We propose a FinFET based 7T and 8T Static Random Access Memory (SRAM) cells. FinFETs also promise t...
A new FinFET memory circuit technique based on gate-drain/source overlap engineering is proposed in ...
In this paper we have proposed a FinFET based 6T static random access memory (SRAM) cell. FinFET dev...
to short channel effects and increase in leakage. Static random access memory (SRAM) is needed to oc...
In this paper, a new 11T SRAM cell using FinFET technology has been proposed, the basic component of...
A new FinFET memory circuit technique based on asymmetrically gate underlap engineered bitline acces...
The 21st century is witnessing a tremendous demand for transistors. Life amenities have incorporated...
The low power and high performance Static Random Access Memory (SRAM) is the main constraint in mode...
Data stability of Static Random Access Memory (SRAM) circuits has become an important issue with the...
Thesis (Ph.D.), School of Electrical Engineering and Computer Science, Washington State UniversityNi...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
Due to the scaling of the CMOS, the limitations of these devices raised the need for alternative nan...
A new six transistor (6T) SRAM cell with PMOS access transistors is proposed in this paper for reduc...
Data stability of Static Random Access Memory (SRAM) circuits has become an important issue with the...
In this paper, a new 11T SRAM cell using FinFET technology has been proposed, the basic component of...
We propose a FinFET based 7T and 8T Static Random Access Memory (SRAM) cells. FinFETs also promise t...
A new FinFET memory circuit technique based on gate-drain/source overlap engineering is proposed in ...
In this paper we have proposed a FinFET based 6T static random access memory (SRAM) cell. FinFET dev...
to short channel effects and increase in leakage. Static random access memory (SRAM) is needed to oc...
In this paper, a new 11T SRAM cell using FinFET technology has been proposed, the basic component of...
A new FinFET memory circuit technique based on asymmetrically gate underlap engineered bitline acces...
The 21st century is witnessing a tremendous demand for transistors. Life amenities have incorporated...
The low power and high performance Static Random Access Memory (SRAM) is the main constraint in mode...
Data stability of Static Random Access Memory (SRAM) circuits has become an important issue with the...
Thesis (Ph.D.), School of Electrical Engineering and Computer Science, Washington State UniversityNi...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
Due to the scaling of the CMOS, the limitations of these devices raised the need for alternative nan...