A three-dimensional (3-D) stacked CMOS technology is developed to closely pack devices in a number of standard cells to form local clusters. Based on the 3-D stacked CMOS technology, an analysis to extend the technology to implement standard cell-based integrated circuits is performed. It is found that the 3-D stacked CMOS technology can reduce the size of an overall IC by 50 \% with significant reduction in interconnect delay. A thermal analysis is also performed. It was found that the rise in temperature in 3-D ICs could be lower than that of traditional planar ICs under the condition of same propagation delay since the required power supply voltage of 3-D ICs to achieve the same performance is lower
Journal Article3D die-stacked chips are emerging as intriguing prospects for the future because of ...
Three-dimensional integrated circuits (3D ICs) offer a promising solution to overcome the on-chip co...
This paper reviews the state-of-the-art in three-dimensional (3-D) packaging technology for very lar...
A three-dimensional (3-D) stacked CMOS technology is developed to closely pack devices in a number o...
The paper describes a stacked-FinCMOS technology to form high density 3D integrated circuits with lo...
The number of transistors in integrated circuits is exponentially increasing over time, as predicted...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
We examine the performance of custom circuits in an emerging technology known as three-dimensional i...
In two-dimensional integrated circuits (2-D IC), new technologies have decreased the device feature ...
Extending 2-D planar topologies in integrated circuits (ICs) to a 3-D implementation has the obvious...
Extending 2-D planar topologies in integrated circuits (ICs) to a 3-D implementation has the obvious...
This paper describes a method to integrate nonplanar multi-gate CMOS devices in the third dimension....
This paper describes a method to integrate non-planar multi-gate CMOS devices in the third dimension...
Planar scaling of semiconductor ICs for achieving higher integration seems to be on the brink of sat...
In today’s technologies chips with higher degree of integration and functionality but yet smaller si...
Journal Article3D die-stacked chips are emerging as intriguing prospects for the future because of ...
Three-dimensional integrated circuits (3D ICs) offer a promising solution to overcome the on-chip co...
This paper reviews the state-of-the-art in three-dimensional (3-D) packaging technology for very lar...
A three-dimensional (3-D) stacked CMOS technology is developed to closely pack devices in a number o...
The paper describes a stacked-FinCMOS technology to form high density 3D integrated circuits with lo...
The number of transistors in integrated circuits is exponentially increasing over time, as predicted...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
We examine the performance of custom circuits in an emerging technology known as three-dimensional i...
In two-dimensional integrated circuits (2-D IC), new technologies have decreased the device feature ...
Extending 2-D planar topologies in integrated circuits (ICs) to a 3-D implementation has the obvious...
Extending 2-D planar topologies in integrated circuits (ICs) to a 3-D implementation has the obvious...
This paper describes a method to integrate nonplanar multi-gate CMOS devices in the third dimension....
This paper describes a method to integrate non-planar multi-gate CMOS devices in the third dimension...
Planar scaling of semiconductor ICs for achieving higher integration seems to be on the brink of sat...
In today’s technologies chips with higher degree of integration and functionality but yet smaller si...
Journal Article3D die-stacked chips are emerging as intriguing prospects for the future because of ...
Three-dimensional integrated circuits (3D ICs) offer a promising solution to overcome the on-chip co...
This paper reviews the state-of-the-art in three-dimensional (3-D) packaging technology for very lar...