Dynamic logic is one of the most important logic circuit structure. Due to precharge strategy, a lot of noise is introduced into the system as well as large extra power consumption. This paper proposes a novel structure for the buffer of the dynamic logic circuit. Using this proposed semi-dynamic logic buffer (SDB), the noise and power consumption in the buffer is dramatically deduced. Compared with the conventional buffer structure, the proposed one demonstrates much advantage in both power assumption and noise performance with roughly little drawback about driving ability
Abstract — High speed and small area are the main advantages of the dynamic logic for digital circui...
this paper we present a new noise-tolerant dynamic circuit technique suitable for pipelined dynamic ...
In this paper, a new logiedesign style called Pseudo Dynamic Logic (SDL) is introduced. In this logi...
In this paper, we propose a pseudo dynamic buffer (PDB) for footed domino logic circuit implementati...
Abstract — Dynamic logic style is used in high performance circuit design because of its fast speed ...
Abstract — Dynamic logic style is used in high performance circuit design because of its fast speed ...
In this paper we propose two buffer circuits for footed domino logic circuit. It minimizes redundant...
Dynamic logic style is used in high performance circuit design because of its fast speed and less tr...
Abstract—This paper describes a new circuit technique for designing noise-tolerant dynamic logic. It...
Abstract – Four different dynamic circuit techniques are proposed in this paper for lowering the act...
Power consumption is always the key problem for the digital circuit design. Also, information leaked...
With the continued scaling of CMOS VLSI, power dissipation of logic circuits has increasingly come t...
A new output buffer design for low switching noise and load adaptability is presented. Instead of us...
We proposed footless domino logic buffer circuit. It minimizes redundant switching at the dynamic an...
A new output buffer design for low switching noise and load adaptability is presented. Instead of us...
Abstract — High speed and small area are the main advantages of the dynamic logic for digital circui...
this paper we present a new noise-tolerant dynamic circuit technique suitable for pipelined dynamic ...
In this paper, a new logiedesign style called Pseudo Dynamic Logic (SDL) is introduced. In this logi...
In this paper, we propose a pseudo dynamic buffer (PDB) for footed domino logic circuit implementati...
Abstract — Dynamic logic style is used in high performance circuit design because of its fast speed ...
Abstract — Dynamic logic style is used in high performance circuit design because of its fast speed ...
In this paper we propose two buffer circuits for footed domino logic circuit. It minimizes redundant...
Dynamic logic style is used in high performance circuit design because of its fast speed and less tr...
Abstract—This paper describes a new circuit technique for designing noise-tolerant dynamic logic. It...
Abstract – Four different dynamic circuit techniques are proposed in this paper for lowering the act...
Power consumption is always the key problem for the digital circuit design. Also, information leaked...
With the continued scaling of CMOS VLSI, power dissipation of logic circuits has increasingly come t...
A new output buffer design for low switching noise and load adaptability is presented. Instead of us...
We proposed footless domino logic buffer circuit. It minimizes redundant switching at the dynamic an...
A new output buffer design for low switching noise and load adaptability is presented. Instead of us...
Abstract — High speed and small area are the main advantages of the dynamic logic for digital circui...
this paper we present a new noise-tolerant dynamic circuit technique suitable for pipelined dynamic ...
In this paper, a new logiedesign style called Pseudo Dynamic Logic (SDL) is introduced. In this logi...