All serial–serial multiplication structures previously reported in the literature have been confined to bit serial–serial multipliers. An architecture for digit serial–serial multipliers is presented. A set of designs are derived from the radix-2n design procedure, which was first reported by the authors for the design of bit level pipelined digit serial–parallel structures. One significant aspect of the new designs is that they can be pipelined to the bit level and give the designer the flexibility to obtain the best trade-off between throughput rate and hardware cost by varying the digit size and the number of pipelining levels. Also, an area-efficient digit serial–serial multiplier is proposed which provides a 50% reduction in hardware ...
A low latency digit serial multiplier for GF(2m) that can be pipelined to the bit-level is presented...
The recent growth in microprocessor performance has been a direct result of designers exploiting dec...
Traditional Serial-Serial multiplier addresses the high data sampling rate. It is effectively consid...
Two new high-performance bidirectional mixed radix-2n serial-serial multipliers are presented. The n...
A new architecture for high performance digit-serial vector inner product (VIP) which can be pipelin...
This output is the culmination of over 10 years work on radix digit-serial computations. This resear...
Digit-serial architectures obtained using traditional unfolding techniques cannot be pipelined beyon...
Bit-serial multipliers have a variety of applications, from the implementation of neural networks to...
In this paper, we introduce a novel high-radix binary signed digit (BSD) serial-parallel multiplier ...
International audienceIn this paper, a new recursive multibit recoding multiplication algorithm is i...
A serial-data pipeline multiplier was designed and implemented in p-channel silicon-gate MOS. It use...
Fully serial multipliers can play an important role in the implementation of DSP algorithms in resou...
Traditional Serial-Serial multiplier addresses the high data sampling rate. It is effectively consid...
Digit-serial implementation styles are best suited for implementation of digital signal processing s...
This paper introduces two novel architectures for parallel decimal multipliers. Our multipliers are ...
A low latency digit serial multiplier for GF(2m) that can be pipelined to the bit-level is presented...
The recent growth in microprocessor performance has been a direct result of designers exploiting dec...
Traditional Serial-Serial multiplier addresses the high data sampling rate. It is effectively consid...
Two new high-performance bidirectional mixed radix-2n serial-serial multipliers are presented. The n...
A new architecture for high performance digit-serial vector inner product (VIP) which can be pipelin...
This output is the culmination of over 10 years work on radix digit-serial computations. This resear...
Digit-serial architectures obtained using traditional unfolding techniques cannot be pipelined beyon...
Bit-serial multipliers have a variety of applications, from the implementation of neural networks to...
In this paper, we introduce a novel high-radix binary signed digit (BSD) serial-parallel multiplier ...
International audienceIn this paper, a new recursive multibit recoding multiplication algorithm is i...
A serial-data pipeline multiplier was designed and implemented in p-channel silicon-gate MOS. It use...
Fully serial multipliers can play an important role in the implementation of DSP algorithms in resou...
Traditional Serial-Serial multiplier addresses the high data sampling rate. It is effectively consid...
Digit-serial implementation styles are best suited for implementation of digital signal processing s...
This paper introduces two novel architectures for parallel decimal multipliers. Our multipliers are ...
A low latency digit serial multiplier for GF(2m) that can be pipelined to the bit-level is presented...
The recent growth in microprocessor performance has been a direct result of designers exploiting dec...
Traditional Serial-Serial multiplier addresses the high data sampling rate. It is effectively consid...