A design of multiple-valued circuits based on the multiple-valued programmable logic arrays (MV PLA’s) by generalized disjunctive decomposition is presented. Main subjects are 1) Generalized disjunctive decomposition of multiple-valued functions using multiple-terminal multiplevalued decision diagrams (MTMDD’s); 2) Realization of functions by MV PLA-based combinatorial circuits
A general method for 'simple disjoint ' decomposition of multi-valued switching functions ...
In-memory computing is a growing field of research which involves storing and processing of data at...
There is recently an increased interest in logic synthesis using EXOR gates. The paper introduces th...
A method for designing PLA-based combinational circuits by modular decomposition is presented. Main ...
The time complexity of the fast algorithm for generalized disjunctive decomposition of an rvalued fu...
The genetic algorithm which determines the good functional decomposition of multiple-valued logic fu...
In this paper a gate-level evolvable hardware technique for designing multiple-valued (MV) combinati...
In this paper a gate-level evolvable hardware technique for designing multiple-valued (MV) circuits,...
ABSTRACT: The time complexity of the fast algorithm for generalized disjunctive decomposition of an ...
Abstract. In this paper a gate-level evolvable hardware technique for designing multiple-valued (MV)...
Abstract. In this paper a gate-level evolvable hardware technique for designing multiple-valued (MV)...
A set of new flip-flops suitable for multiple-valued logic design are presented. A general procedure...
IEEE International Symposium on Multiple-Valued Logic, Santiago de Compostela, Spain, May 29-31, 199...
A set of new flip-flops suitable for multiple-valued logic design are presented. A general procedure...
Abstract: A three-level programmable logic array (three-level PLA) consists of three main parts, the...
A general method for 'simple disjoint ' decomposition of multi-valued switching functions ...
In-memory computing is a growing field of research which involves storing and processing of data at...
There is recently an increased interest in logic synthesis using EXOR gates. The paper introduces th...
A method for designing PLA-based combinational circuits by modular decomposition is presented. Main ...
The time complexity of the fast algorithm for generalized disjunctive decomposition of an rvalued fu...
The genetic algorithm which determines the good functional decomposition of multiple-valued logic fu...
In this paper a gate-level evolvable hardware technique for designing multiple-valued (MV) combinati...
In this paper a gate-level evolvable hardware technique for designing multiple-valued (MV) circuits,...
ABSTRACT: The time complexity of the fast algorithm for generalized disjunctive decomposition of an ...
Abstract. In this paper a gate-level evolvable hardware technique for designing multiple-valued (MV)...
Abstract. In this paper a gate-level evolvable hardware technique for designing multiple-valued (MV)...
A set of new flip-flops suitable for multiple-valued logic design are presented. A general procedure...
IEEE International Symposium on Multiple-Valued Logic, Santiago de Compostela, Spain, May 29-31, 199...
A set of new flip-flops suitable for multiple-valued logic design are presented. A general procedure...
Abstract: A three-level programmable logic array (three-level PLA) consists of three main parts, the...
A general method for 'simple disjoint ' decomposition of multi-valued switching functions ...
In-memory computing is a growing field of research which involves storing and processing of data at...
There is recently an increased interest in logic synthesis using EXOR gates. The paper introduces th...