Network Interfaces (NIs) are used in Multiprocessor System-on-Chips (MPSoCs) to connect CPUs to a packet switched Network-on-Chip. In this work we introduce a new NI architecture for our hierarchical CoreVA-MPSoC. The CoreVA-MPSoC targets streaming applications in embedded systems. The main contribution of this paper is a system-level analysis of different NI configurations, considering both software and hardware costs for NoC communication. Different configurations of the NI are compared using a benchmark suite of 10 streaming applications. The best performing NI configuration shows an average speedup of 20 for a CoreVA-MPSoC with 32 CPUs compared to a single CPU. Furthermore, we present physical implementation results using a 28 nm FD-SOI...
Sievers G, Hübener B, Ax J, et al. The CoreVA-MPSoC: A Multiprocessor Platform for Software-Defined ...
The sustained demand for faster, more powerful chips has been met by the availability of chip manufa...
Abstract With the increase in the number of cores embedded on a chip; The main challenge for Multip...
Ax J, Sievers G, Flasskamp M, Kelly W, Jungeblut T, Porrmann M. System-Level Analysis of Network Int...
Sievers G, Ax J, Kucza N, et al. Evaluation of Interconnect Fabrics for an Embedded MPSoC in 28 nm F...
Embedded many-core architectures contain dozens to hundreds of CPU cores that are connected via a hi...
MPSoCs with hierarchical communication infrastructures are promising architectures for low power emb...
Multiprocessor system on chip (MPSOC) have strongly emerged in the past decade in communication, mul...
ISBN: 978-0-7695-3180-9International audienceCurrent embedded applications are migrating from single...
Next generation multi-media broadcast standards use encoded high-bandwidth streams of data to effici...
As the complexity of applications grows with each new generation, so does the demand for computation...
The advancement in performance of mobile devices goes hand in hand with increasing demand for commun...
Ax J, Sievers G, Daberkow J, et al. CoreVA-MPSoC: A Many-core Architecture with Tightly Coupled Shar...
The reliance on Multi-Processor Systems-on-Chip (MPSoCs) to satisfy the high performance requirement...
Current embedded applications are migrating from sin-gle processor-based systems to intensive data c...
Sievers G, Hübener B, Ax J, et al. The CoreVA-MPSoC: A Multiprocessor Platform for Software-Defined ...
The sustained demand for faster, more powerful chips has been met by the availability of chip manufa...
Abstract With the increase in the number of cores embedded on a chip; The main challenge for Multip...
Ax J, Sievers G, Flasskamp M, Kelly W, Jungeblut T, Porrmann M. System-Level Analysis of Network Int...
Sievers G, Ax J, Kucza N, et al. Evaluation of Interconnect Fabrics for an Embedded MPSoC in 28 nm F...
Embedded many-core architectures contain dozens to hundreds of CPU cores that are connected via a hi...
MPSoCs with hierarchical communication infrastructures are promising architectures for low power emb...
Multiprocessor system on chip (MPSOC) have strongly emerged in the past decade in communication, mul...
ISBN: 978-0-7695-3180-9International audienceCurrent embedded applications are migrating from single...
Next generation multi-media broadcast standards use encoded high-bandwidth streams of data to effici...
As the complexity of applications grows with each new generation, so does the demand for computation...
The advancement in performance of mobile devices goes hand in hand with increasing demand for commun...
Ax J, Sievers G, Daberkow J, et al. CoreVA-MPSoC: A Many-core Architecture with Tightly Coupled Shar...
The reliance on Multi-Processor Systems-on-Chip (MPSoCs) to satisfy the high performance requirement...
Current embedded applications are migrating from sin-gle processor-based systems to intensive data c...
Sievers G, Hübener B, Ax J, et al. The CoreVA-MPSoC: A Multiprocessor Platform for Software-Defined ...
The sustained demand for faster, more powerful chips has been met by the availability of chip manufa...
Abstract With the increase in the number of cores embedded on a chip; The main challenge for Multip...